driver-x6500.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783
  1. /*
  2. * Copyright 2012-2013 Luke Dashjr
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 3 of the License, or (at your option)
  7. * any later version. See COPYING for more details.
  8. */
  9. #include "config.h"
  10. #ifdef WIN32
  11. #include <winsock2.h>
  12. #endif
  13. #include <math.h>
  14. #include <sys/time.h>
  15. #include <libusb.h>
  16. #include "compat.h"
  17. #include "deviceapi.h"
  18. #include "dynclock.h"
  19. #include "jtag.h"
  20. #include "logging.h"
  21. #include "miner.h"
  22. #include "fpgautils.h"
  23. #include "ft232r.h"
  24. #define X6500_USB_PRODUCT "X6500 FPGA Miner"
  25. #define X6500_BITSTREAM_FILENAME "fpgaminer_x6500-overclocker-0402.bit"
  26. // NOTE: X6500_BITSTREAM_USERID is bitflipped
  27. #define X6500_BITSTREAM_USERID "\x40\x20\x24\x42"
  28. #define X6500_MINIMUM_CLOCK 2
  29. #define X6500_DEFAULT_CLOCK 200
  30. #define X6500_MAXIMUM_CLOCK 250
  31. struct device_api x6500_api;
  32. #define fromlebytes(ca, j) (ca[j] | (((uint16_t)ca[j+1])<<8) | (((uint32_t)ca[j+2])<<16) | (((uint32_t)ca[j+3])<<24))
  33. static
  34. void int2bits(uint32_t n, uint8_t *b, uint8_t bits)
  35. {
  36. uint8_t i;
  37. for (i = (bits + 7) / 8; i > 0; )
  38. b[--i] = 0;
  39. for (i = 0; i < bits; ++i) {
  40. if (n & 1)
  41. b[i/8] |= 0x80 >> (i % 8);
  42. n >>= 1;
  43. }
  44. }
  45. static
  46. uint32_t bits2int(uint8_t *b, uint8_t bits)
  47. {
  48. uint32_t n, i;
  49. n = 0;
  50. for (i = 0; i < bits; ++i)
  51. if (b[i/8] & (0x80 >> (i % 8)))
  52. n |= 1<<i;
  53. return n;
  54. }
  55. static
  56. void checksum(uint8_t *b, uint8_t bits)
  57. {
  58. uint8_t i;
  59. uint8_t checksum = 1;
  60. for(i = 0; i < bits; ++i)
  61. checksum ^= (b[i/8] & (0x80 >> (i % 8))) ? 1 : 0;
  62. if (checksum)
  63. b[i/8] |= 0x80 >> (i % 8);
  64. }
  65. static
  66. void x6500_jtag_set(struct jtag_port *jp, uint8_t pinoffset)
  67. {
  68. jp->tck = pinoffset << 3;
  69. jp->tms = pinoffset << 2;
  70. jp->tdi = pinoffset << 1;
  71. jp->tdo = pinoffset << 0;
  72. jp->ignored = ~(jp->tdo | jp->tdi | jp->tms | jp->tck);
  73. }
  74. static uint32_t x6500_get_register(struct jtag_port *jp, uint8_t addr);
  75. static
  76. void x6500_set_register(struct jtag_port *jp, uint8_t addr, uint32_t nv)
  77. {
  78. uint8_t buf[38];
  79. retry:
  80. jtag_write(jp, JTAG_REG_IR, "\x40", 6);
  81. int2bits(nv, &buf[0], 32);
  82. int2bits(addr, &buf[4], 4);
  83. buf[4] |= 8;
  84. checksum(buf, 37);
  85. jtag_write(jp, JTAG_REG_DR, buf, 38);
  86. jtag_run(jp);
  87. #ifdef DEBUG_X6500_SET_REGISTER
  88. if (x6500_get_register(jp, addr) != nv)
  89. #else
  90. if (0)
  91. #endif
  92. {
  93. applog(LOG_WARNING, "x6500_set_register failed %x=%08x", addr, nv);
  94. goto retry;
  95. }
  96. }
  97. static
  98. uint32_t x6500_get_register(struct jtag_port *jp, uint8_t addr)
  99. {
  100. uint8_t buf[4] = {0};
  101. jtag_write(jp, JTAG_REG_IR, "\x40", 6);
  102. int2bits(addr, &buf[0], 4);
  103. checksum(buf, 5);
  104. jtag_write(jp, JTAG_REG_DR, buf, 6);
  105. jtag_read (jp, JTAG_REG_DR, buf, 32);
  106. jtag_reset(jp);
  107. return bits2int(buf, 32);
  108. }
  109. static bool x6500_foundusb(libusb_device *dev, const char *product, const char *serial)
  110. {
  111. struct cgpu_info *x6500;
  112. x6500 = calloc(1, sizeof(*x6500));
  113. x6500->api = &x6500_api;
  114. mutex_init(&x6500->device_mutex);
  115. x6500->device_path = strdup(serial);
  116. x6500->deven = DEV_ENABLED;
  117. x6500->threads = 1;
  118. x6500->procs = 2;
  119. x6500->name = strdup(product);
  120. x6500->cutofftemp = 85;
  121. x6500->cgpu_data = dev;
  122. return add_cgpu(x6500);
  123. }
  124. static bool x6500_detect_one(const char *serial)
  125. {
  126. return ft232r_detect(X6500_USB_PRODUCT, serial, x6500_foundusb);
  127. }
  128. static int x6500_detect_auto()
  129. {
  130. return ft232r_detect(X6500_USB_PRODUCT, NULL, x6500_foundusb);
  131. }
  132. static void x6500_detect()
  133. {
  134. serial_detect_auto(&x6500_api, x6500_detect_one, x6500_detect_auto);
  135. }
  136. static bool x6500_prepare(struct thr_info *thr)
  137. {
  138. struct cgpu_info *x6500 = thr->cgpu;
  139. if (x6500->proc_id)
  140. return true;
  141. struct ft232r_device_handle *ftdi = ft232r_open(x6500->cgpu_data);
  142. x6500->device_ft232r = NULL;
  143. if (!ftdi)
  144. return false;
  145. if (!ft232r_set_bitmode(ftdi, 0xee, 4))
  146. return false;
  147. if (!ft232r_purge_buffers(ftdi, FTDI_PURGE_BOTH))
  148. return false;
  149. x6500->device_ft232r = ftdi;
  150. struct jtag_port_a *jtag_a;
  151. unsigned char *pdone = calloc(1, sizeof(*jtag_a) + 1);
  152. *pdone = 101;
  153. jtag_a = (void*)(pdone + 1);
  154. jtag_a->ftdi = ftdi;
  155. x6500->cgpu_data = jtag_a;
  156. for (struct cgpu_info *slave = x6500->next_proc; slave; slave = slave->next_proc)
  157. {
  158. slave->device_ft232r = x6500->device_ft232r;
  159. slave->cgpu_data = x6500->cgpu_data;
  160. }
  161. return true;
  162. }
  163. struct x6500_fpga_data {
  164. struct jtag_port jtag;
  165. struct timeval tv_hashstart;
  166. int64_t hashes_left;
  167. struct dclk_data dclk;
  168. uint8_t freqMaxMaxM;
  169. // Time the clock was last reduced due to temperature
  170. time_t last_cutoff_reduced;
  171. uint32_t prepwork_last_register;
  172. };
  173. #define bailout2(...) do { \
  174. applog(__VA_ARGS__); \
  175. return false; \
  176. } while(0)
  177. static bool
  178. x6500_fpga_upload_bitstream(struct cgpu_info *x6500, struct jtag_port *jp1)
  179. {
  180. char buf[0x100];
  181. unsigned long len, flen;
  182. unsigned char *pdone = (unsigned char*)x6500->cgpu_data - 1;
  183. struct ft232r_device_handle *ftdi = jp1->a->ftdi;
  184. FILE *f = open_xilinx_bitstream(x6500->api->dname, x6500->dev_repr, X6500_BITSTREAM_FILENAME, &len);
  185. if (!f)
  186. return false;
  187. flen = len;
  188. applog(LOG_WARNING, "%s: Programming %s...",
  189. x6500->dev_repr, x6500->device_path);
  190. x6500->status = LIFE_INIT;
  191. // "Magic" jtag_port configured to access both FPGAs concurrently
  192. struct jtag_port jpt = {
  193. .a = jp1->a,
  194. };
  195. struct jtag_port *jp = &jpt;
  196. uint8_t i, j;
  197. x6500_jtag_set(jp, 0x11);
  198. // Need to reset here despite previous FPGA state, since we are programming all at once
  199. jtag_reset(jp);
  200. jtag_write(jp, JTAG_REG_IR, "\xd0", 6); // JPROGRAM
  201. // Poll each FPGA status individually since they might not be ready at the same time
  202. for (j = 0; j < 2; ++j) {
  203. x6500_jtag_set(jp, j ? 0x10 : 1);
  204. do {
  205. i = 0xd0; // Re-set JPROGRAM while reading status
  206. jtag_read(jp, JTAG_REG_IR, &i, 6);
  207. } while (i & 8);
  208. applog(LOG_DEBUG, "%s%c: JPROGRAM ready",
  209. x6500->dev_repr, 'a' + j);
  210. }
  211. x6500_jtag_set(jp, 0x11);
  212. jtag_write(jp, JTAG_REG_IR, "\xa0", 6); // CFG_IN
  213. nmsleep(1000);
  214. if (fread(buf, 32, 1, f) != 1)
  215. bailout2(LOG_ERR, "%s: File underrun programming %s (%lu bytes left)", x6500->dev_repr, x6500->device_path, len);
  216. jtag_swrite(jp, JTAG_REG_DR, buf, 256);
  217. len -= 32;
  218. // Put ft232r chip in asynchronous bitbang mode so we don't need to read back tdo
  219. // This takes upload time down from about an hour to about 3 minutes
  220. if (!ft232r_set_bitmode(ftdi, 0xee, 1))
  221. return false;
  222. if (!ft232r_purge_buffers(ftdi, FTDI_PURGE_BOTH))
  223. return false;
  224. jp->a->bufread = 0;
  225. jp->a->async = true;
  226. ssize_t buflen;
  227. char nextstatus = 25;
  228. while (len) {
  229. buflen = len < 32 ? len : 32;
  230. if (fread(buf, buflen, 1, f) != 1)
  231. bailout2(LOG_ERR, "%s: File underrun programming %s (%lu bytes left)", x6500->dev_repr, x6500->device_path, len);
  232. jtag_swrite_more(jp, buf, buflen * 8, len == (unsigned long)buflen);
  233. *pdone = 100 - ((len * 100) / flen);
  234. if (*pdone >= nextstatus)
  235. {
  236. nextstatus += 25;
  237. applog(LOG_WARNING, "%s: Programming %s... %d%% complete...", x6500->dev_repr, x6500->device_path, *pdone);
  238. }
  239. len -= buflen;
  240. }
  241. // Switch back to synchronous bitbang mode
  242. if (!ft232r_set_bitmode(ftdi, 0xee, 4))
  243. return false;
  244. if (!ft232r_purge_buffers(ftdi, FTDI_PURGE_BOTH))
  245. return false;
  246. jp->a->bufread = 0;
  247. jp->a->async = false;
  248. jp->a->bufread = 0;
  249. jtag_write(jp, JTAG_REG_IR, "\x30", 6); // JSTART
  250. for (i=0; i<16; ++i)
  251. jtag_run(jp);
  252. i = 0xff; // BYPASS
  253. jtag_read(jp, JTAG_REG_IR, &i, 6);
  254. if (!(i & 4))
  255. return false;
  256. applog(LOG_WARNING, "%s: Done programming %s", x6500->dev_repr, x6500->device_path);
  257. *pdone = 101;
  258. return true;
  259. }
  260. static bool x6500_change_clock(struct thr_info *thr, int multiplier)
  261. {
  262. struct x6500_fpga_data *fpga = thr->cgpu_data;
  263. struct jtag_port *jp = &fpga->jtag;
  264. x6500_set_register(jp, 0xD, multiplier * 2);
  265. ft232r_flush(jp->a->ftdi);
  266. fpga->dclk.freqM = multiplier;
  267. return true;
  268. }
  269. static bool x6500_dclk_change_clock(struct thr_info *thr, int multiplier)
  270. {
  271. struct cgpu_info *x6500 = thr->cgpu;
  272. struct x6500_fpga_data *fpga = thr->cgpu_data;
  273. uint8_t oldFreq = fpga->dclk.freqM;
  274. if (!x6500_change_clock(thr, multiplier)) {
  275. return false;
  276. }
  277. dclk_msg_freqchange(x6500->proc_repr, oldFreq * 2, fpga->dclk.freqM * 2, NULL);
  278. return true;
  279. }
  280. static bool x6500_thread_init(struct thr_info *thr)
  281. {
  282. struct cgpu_info *x6500 = thr->cgpu;
  283. struct ft232r_device_handle *ftdi = x6500->device_ft232r;
  284. // Setup mutex request based on notifier and pthread cond
  285. notifier_init(thr->mutex_request);
  286. pthread_cond_init(&x6500->device_cond, NULL);
  287. for ( ; x6500; x6500 = x6500->next_proc)
  288. {
  289. thr = x6500->thr[0];
  290. struct x6500_fpga_data *fpga;
  291. struct jtag_port *jp;
  292. int fpgaid = x6500->proc_id;
  293. uint8_t pinoffset = fpgaid ? 0x10 : 1;
  294. unsigned char buf[4] = {0};
  295. int i;
  296. if (!ftdi)
  297. return false;
  298. fpga = calloc(1, sizeof(*fpga));
  299. jp = &fpga->jtag;
  300. jp->a = x6500->cgpu_data;
  301. x6500_jtag_set(jp, pinoffset);
  302. thr->cgpu_data = fpga;
  303. if (!jtag_reset(jp)) {
  304. applog(LOG_ERR, "%s: JTAG reset failed",
  305. x6500->dev_repr);
  306. return false;
  307. }
  308. i = jtag_detect(jp);
  309. if (i != 1) {
  310. applog(LOG_ERR, "%s: JTAG detect returned %d",
  311. x6500->dev_repr, i);
  312. return false;
  313. }
  314. if (!(1
  315. && jtag_write(jp, JTAG_REG_IR, "\x10", 6)
  316. && jtag_read (jp, JTAG_REG_DR, buf, 32)
  317. && jtag_reset(jp)
  318. )) {
  319. applog(LOG_ERR, "%s: JTAG error reading user code",
  320. x6500->dev_repr);
  321. return false;
  322. }
  323. if (memcmp(buf, X6500_BITSTREAM_USERID, 4)) {
  324. applog(LOG_ERR, "%"PRIprepr": FPGA not programmed",
  325. x6500->proc_repr);
  326. if (!x6500_fpga_upload_bitstream(x6500, jp))
  327. return false;
  328. } else if (opt_force_dev_init && x6500->status == LIFE_INIT) {
  329. applog(LOG_DEBUG, "%"PRIprepr": FPGA is already programmed, but --force-dev-init is set",
  330. x6500->proc_repr);
  331. if (!x6500_fpga_upload_bitstream(x6500, jp))
  332. return false;
  333. } else
  334. applog(LOG_DEBUG, "%s"PRIprepr": FPGA is already programmed :)",
  335. x6500->proc_repr);
  336. dclk_prepare(&fpga->dclk);
  337. x6500_change_clock(thr, X6500_DEFAULT_CLOCK / 2);
  338. for (i = 0; 0xffffffff != x6500_get_register(jp, 0xE); ++i)
  339. {}
  340. if (i)
  341. applog(LOG_WARNING, "%"PRIprepr": Flushed %d nonces from buffer at init",
  342. x6500->proc_repr, i);
  343. fpga->dclk.minGoodSamples = 3;
  344. fpga->freqMaxMaxM =
  345. fpga->dclk.freqMaxM = X6500_MAXIMUM_CLOCK / 2;
  346. fpga->dclk.freqMDefault = fpga->dclk.freqM;
  347. applog(LOG_WARNING, "%"PRIprepr": Frequency set to %u MHz (range: %u-%u)",
  348. x6500->proc_repr,
  349. fpga->dclk.freqM * 2,
  350. X6500_MINIMUM_CLOCK,
  351. fpga->dclk.freqMaxM * 2);
  352. }
  353. return true;
  354. }
  355. static
  356. void x6500_get_temperature(struct cgpu_info *x6500)
  357. {
  358. struct x6500_fpga_data *fpga = x6500->thr[0]->cgpu_data;
  359. struct jtag_port *jp = &fpga->jtag;
  360. struct ft232r_device_handle *ftdi = jp->a->ftdi;
  361. int i, code[2];
  362. bool sio[2];
  363. code[0] = 0;
  364. code[1] = 0;
  365. ft232r_flush(ftdi);
  366. if (!(ft232r_set_cbus_bits(ftdi, false, true))) return;
  367. if (!(ft232r_set_cbus_bits(ftdi, true, true))) return;
  368. if (!(ft232r_set_cbus_bits(ftdi, false, true))) return;
  369. if (!(ft232r_set_cbus_bits(ftdi, true, true))) return;
  370. if (!(ft232r_set_cbus_bits(ftdi, false, false))) return;
  371. for (i = 16; i--; ) {
  372. if (ft232r_set_cbus_bits(ftdi, true, false)) {
  373. if (!(ft232r_get_cbus_bits(ftdi, &sio[0], &sio[1]))) {
  374. return;
  375. }
  376. } else {
  377. return;
  378. }
  379. code[0] |= sio[0] << i;
  380. code[1] |= sio[1] << i;
  381. if (!ft232r_set_cbus_bits(ftdi, false, false)) {
  382. return;
  383. }
  384. }
  385. if (!(ft232r_set_cbus_bits(ftdi, false, true))) {
  386. return;
  387. }
  388. if (!(ft232r_set_cbus_bits(ftdi, true, true))) {
  389. return;
  390. }
  391. if (!(ft232r_set_cbus_bits(ftdi, false, true))) {
  392. return;
  393. }
  394. if (!ft232r_set_bitmode(ftdi, 0xee, 4)) {
  395. return;
  396. }
  397. ft232r_purge_buffers(jp->a->ftdi, FTDI_PURGE_BOTH);
  398. jp->a->bufread = 0;
  399. x6500 = x6500->device;
  400. for (i = 0; i < 2; ++i, x6500 = x6500->next_proc) {
  401. struct thr_info *thr = x6500->thr[0];
  402. fpga = thr->cgpu_data;
  403. if (!fpga) continue;
  404. if (code[i] == 0xffff || !code[i]) {
  405. x6500->temp = 0;
  406. continue;
  407. }
  408. if ((code[i] >> 15) & 1)
  409. code[i] -= 0x10000;
  410. x6500->temp = (float)(code[i] >> 2) * 0.03125f;
  411. applog(LOG_DEBUG,"x6500_get_temperature: fpga[%d]->temp=%.1fC",
  412. i, x6500->temp);
  413. int temperature = round(x6500->temp);
  414. if (temperature > x6500->targettemp + opt_hysteresis) {
  415. time_t now = time(NULL);
  416. if (fpga->last_cutoff_reduced != now) {
  417. fpga->last_cutoff_reduced = now;
  418. int oldFreq = fpga->dclk.freqM;
  419. if (x6500_change_clock(thr, oldFreq - 1))
  420. applog(LOG_NOTICE, "%"PRIprepr": Frequency dropped from %u to %u MHz (temp: %.1fC)",
  421. x6500->proc_repr,
  422. oldFreq * 2, fpga->dclk.freqM * 2,
  423. x6500->temp
  424. );
  425. fpga->dclk.freqMaxM = fpga->dclk.freqM;
  426. }
  427. }
  428. else
  429. if (fpga->dclk.freqMaxM < fpga->freqMaxMaxM && temperature < x6500->targettemp) {
  430. if (temperature < x6500->targettemp - opt_hysteresis) {
  431. fpga->dclk.freqMaxM = fpga->freqMaxMaxM;
  432. } else if (fpga->dclk.freqM == fpga->dclk.freqMaxM) {
  433. ++fpga->dclk.freqMaxM;
  434. }
  435. }
  436. }
  437. }
  438. static
  439. bool x6500_all_idle(struct cgpu_info *any_proc)
  440. {
  441. for (struct cgpu_info *proc = any_proc->device; proc; proc = proc->next_proc)
  442. if (proc->thr[0]->tv_poll.tv_sec != -1 || proc->deven == DEV_ENABLED)
  443. return false;
  444. return true;
  445. }
  446. static bool x6500_get_stats(struct cgpu_info *x6500)
  447. {
  448. if (x6500_all_idle(x6500)) {
  449. struct cgpu_info *cgpu = x6500->device;
  450. // Getting temperature more efficiently while running
  451. pthread_mutex_t *mutexp = &cgpu->device_mutex;
  452. mutex_lock(mutexp);
  453. notifier_wake(cgpu->thr[0]->mutex_request);
  454. pthread_cond_wait(&cgpu->device_cond, mutexp);
  455. x6500_get_temperature(x6500);
  456. pthread_cond_signal(&cgpu->device_cond);
  457. mutex_unlock(mutexp);
  458. }
  459. return true;
  460. }
  461. static
  462. bool get_x6500_upload_percent(char *buf, struct cgpu_info *x6500)
  463. {
  464. char info[18] = " | ";
  465. unsigned char pdone = *((unsigned char*)x6500->cgpu_data - 1);
  466. if (pdone != 101) {
  467. sprintf(&info[1], "%3d%%", pdone);
  468. info[5] = ' ';
  469. strcat(buf, info);
  470. return true;
  471. }
  472. return false;
  473. }
  474. static
  475. void get_x6500_statline_before(char *buf, struct cgpu_info *x6500)
  476. {
  477. if (get_x6500_upload_percent(buf, x6500))
  478. return;
  479. char info[18] = " | ";
  480. if (x6500->temp) {
  481. sprintf(&info[1], "%.1fC", x6500->temp);
  482. info[strlen(info)] = ' ';
  483. strcat(buf, info);
  484. return;
  485. }
  486. strcat(buf, " | ");
  487. }
  488. static
  489. void get_x6500_dev_statline_before(char *buf, struct cgpu_info *x6500)
  490. {
  491. if (get_x6500_upload_percent(buf, x6500))
  492. return;
  493. char info[18] = " | ";
  494. struct cgpu_info *fpga0 = x6500;
  495. struct cgpu_info *fpga1 = x6500->next_proc;
  496. if (x6500->temp) {
  497. sprintf(&info[1], "%.1fC/%.1fC", fpga0->temp, fpga1->temp);
  498. info[strlen(info)] = ' ';
  499. strcat(buf, info);
  500. return;
  501. }
  502. strcat(buf, " | ");
  503. }
  504. static struct api_data*
  505. get_x6500_api_extra_device_status(struct cgpu_info *x6500)
  506. {
  507. struct api_data *root = NULL;
  508. struct thr_info *thr = x6500->thr[0];
  509. struct x6500_fpga_data *fpga = thr->cgpu_data;
  510. double d;
  511. d = (double)fpga->dclk.freqM * 2;
  512. root = api_add_freq(root, "Frequency", &d, true);
  513. d = (double)fpga->dclk.freqMaxM * 2;
  514. root = api_add_freq(root, "Cool Max Frequency", &d, true);
  515. d = (double)fpga->freqMaxMaxM * 2;
  516. root = api_add_freq(root, "Max Frequency", &d, true);
  517. return root;
  518. }
  519. static
  520. bool x6500_job_prepare(struct thr_info *thr, struct work *work, __maybe_unused uint64_t max_nonce)
  521. {
  522. struct cgpu_info *x6500 = thr->cgpu;
  523. struct x6500_fpga_data *fpga = thr->cgpu_data;
  524. struct jtag_port *jp = &fpga->jtag;
  525. for (int i = 1, j = 0; i < 9; ++i, j += 4)
  526. x6500_set_register(jp, i, fromlebytes(work->midstate, j));
  527. for (int i = 9, j = 64; i < 11; ++i, j += 4)
  528. x6500_set_register(jp, i, fromlebytes(work->data, j));
  529. x6500_get_temperature(x6500);
  530. ft232r_flush(jp->a->ftdi);
  531. fpga->prepwork_last_register = fromlebytes(work->data, 72);
  532. work->blk.nonce = 0xffffffff;
  533. return true;
  534. }
  535. static int64_t calc_hashes(struct thr_info *, struct timeval *);
  536. static
  537. void x6500_job_start(struct thr_info *thr)
  538. {
  539. struct cgpu_info *x6500 = thr->cgpu;
  540. struct x6500_fpga_data *fpga = thr->cgpu_data;
  541. struct jtag_port *jp = &fpga->jtag;
  542. struct timeval tv_now;
  543. if (thr->prev_work)
  544. {
  545. dclk_preUpdate(&fpga->dclk);
  546. dclk_updateFreq(&fpga->dclk, x6500_dclk_change_clock, thr);
  547. }
  548. x6500_set_register(jp, 11, fpga->prepwork_last_register);
  549. ft232r_flush(jp->a->ftdi);
  550. gettimeofday(&tv_now, NULL);
  551. if (!thr->prev_work)
  552. fpga->tv_hashstart = tv_now;
  553. else
  554. if (thr->prev_work != thr->work)
  555. calc_hashes(thr, &tv_now);
  556. fpga->hashes_left = 0x100000000;
  557. mt_job_transition(thr);
  558. if (opt_debug) {
  559. char *xdata = bin2hex(thr->work->data, 80);
  560. applog(LOG_DEBUG, "%"PRIprepr": Started work: %s",
  561. x6500->proc_repr, xdata);
  562. free(xdata);
  563. }
  564. uint32_t usecs = 0x80000000 / fpga->dclk.freqM;
  565. usecs -= 1000000;
  566. timer_set_delay(&thr->tv_morework, &tv_now, usecs);
  567. timer_set_delay(&thr->tv_poll, &tv_now, 10000);
  568. job_start_complete(thr);
  569. }
  570. static
  571. int64_t calc_hashes(struct thr_info *thr, struct timeval *tv_now)
  572. {
  573. struct x6500_fpga_data *fpga = thr->cgpu_data;
  574. struct timeval tv_delta;
  575. int64_t hashes, hashes_left;
  576. timersub(tv_now, &fpga->tv_hashstart, &tv_delta);
  577. hashes = (((int64_t)tv_delta.tv_sec * 1000000) + tv_delta.tv_usec) * fpga->dclk.freqM * 2;
  578. hashes_left = fpga->hashes_left;
  579. if (unlikely(hashes > hashes_left))
  580. hashes = hashes_left;
  581. fpga->hashes_left -= hashes;
  582. hashes_done(thr, hashes, &tv_delta, NULL);
  583. fpga->tv_hashstart = *tv_now;
  584. return hashes;
  585. }
  586. static
  587. int64_t x6500_process_results(struct thr_info *thr, struct work *work)
  588. {
  589. struct cgpu_info *x6500 = thr->cgpu;
  590. struct x6500_fpga_data *fpga = thr->cgpu_data;
  591. struct jtag_port *jtag = &fpga->jtag;
  592. struct timeval tv_now;
  593. int64_t hashes;
  594. uint32_t nonce;
  595. bool bad;
  596. while (1) {
  597. gettimeofday(&tv_now, NULL);
  598. nonce = x6500_get_register(jtag, 0xE);
  599. if (nonce != 0xffffffff) {
  600. bad = !(work && test_nonce(work, nonce, false));
  601. if (!bad) {
  602. submit_nonce(thr, work, nonce);
  603. applog(LOG_DEBUG, "%"PRIprepr": Nonce for current work: %08lx",
  604. x6500->proc_repr,
  605. (unsigned long)nonce);
  606. dclk_gotNonces(&fpga->dclk);
  607. } else if (likely(thr->prev_work) && test_nonce(thr->prev_work, nonce, false)) {
  608. submit_nonce(thr, thr->prev_work, nonce);
  609. applog(LOG_DEBUG, "%"PRIprepr": Nonce for PREVIOUS work: %08lx",
  610. x6500->proc_repr,
  611. (unsigned long)nonce);
  612. } else {
  613. applog(LOG_DEBUG, "%"PRIprepr": Nonce with H not zero : %08lx",
  614. x6500->proc_repr,
  615. (unsigned long)nonce);
  616. ++hw_errors;
  617. ++x6500->hw_errors;
  618. dclk_gotNonces(&fpga->dclk);
  619. dclk_errorCount(&fpga->dclk, 1.);
  620. }
  621. // Keep reading nonce buffer until it's empty
  622. // This is necessary to avoid getting hw errors from Freq B after we've moved on to Freq A
  623. continue;
  624. }
  625. hashes = calc_hashes(thr, &tv_now);
  626. break;
  627. }
  628. return hashes;
  629. }
  630. static
  631. void x6500_fpga_poll(struct thr_info *thr)
  632. {
  633. struct x6500_fpga_data *fpga = thr->cgpu_data;
  634. x6500_process_results(thr, thr->work);
  635. if (unlikely(!fpga->hashes_left))
  636. {
  637. mt_disable_start(thr);
  638. thr->tv_poll.tv_sec = -1;
  639. }
  640. else
  641. timer_set_delay_from_now(&thr->tv_poll, 10000);
  642. }
  643. struct device_api x6500_api = {
  644. .dname = "x6500",
  645. .name = "XBS",
  646. .api_detect = x6500_detect,
  647. .get_dev_statline_before = get_x6500_dev_statline_before,
  648. .thread_prepare = x6500_prepare,
  649. .thread_init = x6500_thread_init,
  650. .get_stats = x6500_get_stats,
  651. .get_statline_before = get_x6500_statline_before,
  652. .get_api_extra_device_status = get_x6500_api_extra_device_status,
  653. .poll = x6500_fpga_poll,
  654. .minerloop = minerloop_async,
  655. .job_prepare = x6500_job_prepare,
  656. .job_start = x6500_job_start,
  657. // .thread_shutdown = x6500_fpga_shutdown,
  658. };