driver-avalonmm.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831
  1. /*
  2. * Copyright 2013 Con Kolivas <kernel@kolivas.org>
  3. * Copyright 2012-2014 Xiangfu <xiangfu@openmobilefree.com>
  4. * Copyright 2012 Luke Dashjr
  5. * Copyright 2012 Andrew Smith
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the Free
  9. * Software Foundation; either version 3 of the License, or (at your option)
  10. * any later version. See COPYING for more details.
  11. */
  12. #include "config.h"
  13. #include <limits.h>
  14. #include <pthread.h>
  15. #include <stdio.h>
  16. #include <sys/time.h>
  17. #include <sys/types.h>
  18. #include <sys/select.h>
  19. #include <dirent.h>
  20. #include <unistd.h>
  21. #ifndef WIN32
  22. #include <termios.h>
  23. #include <sys/stat.h>
  24. #include <fcntl.h>
  25. #ifndef O_CLOEXEC
  26. #define O_CLOEXEC 0
  27. #endif
  28. #else
  29. #include <windows.h>
  30. #include <io.h>
  31. #endif
  32. #include <utlist.h>
  33. #include "miner.h"
  34. #include "driver-avalonmm.h"
  35. #include "lowl-vcom.h"
  36. #include "util.h"
  37. #include "work2d.h"
  38. #define ASSERT1(condition) __maybe_unused static char sizeof_uint32_t_must_be_4[(condition)?1:-1]
  39. ASSERT1(sizeof(uint32_t) == 4);
  40. BFG_REGISTER_DRIVER(avalon2_drv)
  41. int opt_avalon2_freq_min = AVA2_DEFAULT_FREQUENCY;
  42. int opt_avalon2_freq_max = AVA2_DEFAULT_FREQUENCY_MAX;
  43. int opt_avalon2_fan_min = AVA2_DEFAULT_FAN_PWM;
  44. int opt_avalon2_fan_max = AVA2_DEFAULT_FAN_MAX;
  45. int opt_avalon2_voltage_min = AVA2_DEFAULT_VOLTAGE;
  46. int opt_avalon2_voltage_max = AVA2_DEFAULT_VOLTAGE_MAX;
  47. static inline uint8_t rev8(uint8_t d)
  48. {
  49. int i;
  50. uint8_t out = 0;
  51. /* (from left to right) */
  52. for (i = 0; i < 8; i++)
  53. if (d & (1 << i))
  54. out |= (1 << (7 - i));
  55. return out;
  56. }
  57. char *set_avalon2_fan(char *arg)
  58. {
  59. int val1, val2, ret;
  60. ret = sscanf(arg, "%d-%d", &val1, &val2);
  61. if (ret < 1)
  62. return "No values passed to avalon2-fan";
  63. if (ret == 1)
  64. val2 = val1;
  65. if (val1 < 0 || val1 > 100 || val2 < 0 || val2 > 100 || val2 < val1)
  66. return "Invalid value passed to avalon2-fan";
  67. opt_avalon2_fan_min = AVA2_PWM_MAX - val1 * AVA2_PWM_MAX / 100;
  68. opt_avalon2_fan_max = AVA2_PWM_MAX - val2 * AVA2_PWM_MAX / 100;
  69. return NULL;
  70. }
  71. char *set_avalon2_freq(char *arg)
  72. {
  73. int val1, val2, ret;
  74. ret = sscanf(arg, "%d-%d", &val1, &val2);
  75. if (ret < 1)
  76. return "No values passed to avalon2-freq";
  77. if (ret == 1)
  78. val2 = val1;
  79. if (val1 < AVA2_DEFAULT_FREQUENCY_MIN || val1 > AVA2_DEFAULT_FREQUENCY_MAX ||
  80. val2 < AVA2_DEFAULT_FREQUENCY_MIN || val2 > AVA2_DEFAULT_FREQUENCY_MAX ||
  81. val2 < val1)
  82. return "Invalid value passed to avalon2-freq";
  83. opt_avalon2_freq_min = val1;
  84. opt_avalon2_freq_max = val2;
  85. return NULL;
  86. }
  87. char *set_avalon2_voltage(char *arg)
  88. {
  89. int val1, val2, ret;
  90. ret = sscanf(arg, "%d-%d", &val1, &val2);
  91. if (ret < 1)
  92. return "No values passed to avalon2-voltage";
  93. if (ret == 1)
  94. val2 = val1;
  95. if (val1 < AVA2_DEFAULT_VOLTAGE_MIN || val1 > AVA2_DEFAULT_VOLTAGE_MAX ||
  96. val2 < AVA2_DEFAULT_VOLTAGE_MIN || val2 > AVA2_DEFAULT_VOLTAGE_MAX ||
  97. val2 < val1)
  98. return "Invalid value passed to avalon2-voltage";
  99. opt_avalon2_voltage_min = val1;
  100. opt_avalon2_voltage_max = val2;
  101. return NULL;
  102. }
  103. static int avalon2_init_pkg(struct avalon2_pkg *pkg, uint8_t type, uint8_t idx, uint8_t cnt)
  104. {
  105. unsigned short crc;
  106. pkg->head[0] = AVA2_H1;
  107. pkg->head[1] = AVA2_H2;
  108. pkg->type = type;
  109. pkg->idx = idx;
  110. pkg->cnt = cnt;
  111. crc = crc16xmodem(pkg->data, AVA2_P_DATA_LEN);
  112. pkg->crc[0] = (crc & 0xff00) >> 8;
  113. pkg->crc[1] = crc & 0x00ff;
  114. return 0;
  115. }
  116. static int job_idcmp(uint8_t *job_id, char *pool_job_id)
  117. {
  118. int i = 0;
  119. for (i = 0; i < 4; i++) {
  120. if (job_id[i] != *(pool_job_id + strlen(pool_job_id) - 4 + i))
  121. return 1;
  122. }
  123. return 0;
  124. }
  125. static int decode_pkg(struct thr_info *thr, struct avalon2_ret *ar, uint8_t *pkg)
  126. {
  127. struct cgpu_info *avalon2 = NULL;
  128. struct avalon2_info *info = NULL;
  129. struct pool *pool;
  130. unsigned int expected_crc;
  131. unsigned int actual_crc;
  132. uint32_t nonce, nonce2, miner, modular_id;
  133. void *xnonce2;
  134. int pool_no;
  135. uint8_t job_id[5];
  136. int tmp;
  137. int type = AVA2_GETS_ERROR;
  138. if (thr) {
  139. avalon2 = thr->cgpu;
  140. info = avalon2->device_data;
  141. }
  142. memcpy((uint8_t *)ar, pkg, AVA2_READ_SIZE);
  143. if (ar->head[0] == AVA2_H1 && ar->head[1] == AVA2_H2) {
  144. expected_crc = crc16xmodem(ar->data, AVA2_P_DATA_LEN);
  145. actual_crc = (ar->crc[0] & 0xff) |
  146. ((ar->crc[1] & 0xff) << 8);
  147. type = ar->type;
  148. applog(LOG_DEBUG, "Avalon2: %d: expected crc(%04x), actural_crc(%04x)", type, expected_crc, actual_crc);
  149. if (expected_crc != actual_crc)
  150. goto out;
  151. memcpy(&modular_id, ar->data + 28, 4);
  152. modular_id = be32toh(modular_id);
  153. if (modular_id == 3)
  154. modular_id = 0;
  155. switch(type) {
  156. case AVA2_P_NONCE:
  157. memcpy(&miner, ar->data + 0, 4);
  158. memcpy(&pool_no, ar->data + 4, 4);
  159. xnonce2 = &ar->data[8];
  160. memcpy(&nonce2, ar->data + 8, 4);
  161. /* Calc time ar->data + 12 */
  162. memcpy(&nonce, ar->data + 16, 4);
  163. memset(job_id, 0, 5);
  164. memcpy(job_id, ar->data + 20, 4);
  165. miner = be32toh(miner);
  166. pool_no = be32toh(pool_no);
  167. if (miner >= AVA2_DEFAULT_MINERS ||
  168. modular_id >= AVA2_DEFAULT_MINERS ||
  169. pool_no >= total_pools ||
  170. pool_no < 0) {
  171. applog(LOG_DEBUG, "Avalon2: Wrong miner/pool/id no %d,%d,%d", miner, pool_no, modular_id);
  172. break;
  173. } else
  174. if (thr)
  175. info->matching_work[modular_id * AVA2_DEFAULT_MINERS + miner]++;
  176. nonce2 = bswap_32(nonce2);
  177. nonce = be32toh(nonce);
  178. nonce -= 0x180;
  179. applog(LOG_DEBUG, "Avalon2: Found! [%s] %d:(%08x) (%08x)",
  180. job_id, pool_no, nonce2, nonce);
  181. /* FIXME:
  182. * We need remember the pre_pool. then submit the stale work */
  183. pool = pools[pool_no];
  184. if (job_idcmp(job_id, pool->swork.job_id))
  185. break;
  186. if (thr && !info->new_stratum)
  187. work2d_submit_nonce(thr, &pool->swork, &info->tv_prepared, xnonce2, info->xnonce1, nonce, pool->swork.ntime, NULL, 1.);
  188. break;
  189. case AVA2_P_STATUS:
  190. if (thr)
  191. {
  192. memcpy(&tmp, ar->data, 4);
  193. tmp = be32toh(tmp);
  194. info->temp[0 + modular_id * 2] = tmp >> 16;
  195. info->temp[1 + modular_id * 2] = tmp & 0xffff;
  196. memcpy(&tmp, ar->data + 4, 4);
  197. tmp = be32toh(tmp);
  198. info->fan[0 + modular_id * 2] = tmp >> 16;
  199. info->fan[1 + modular_id * 2] = tmp & 0xffff;
  200. memcpy(&(info->get_frequency[modular_id]), ar->data + 8, 4);
  201. memcpy(&(info->get_voltage[modular_id]), ar->data + 12, 4);
  202. memcpy(&(info->local_work[modular_id]), ar->data + 16, 4);
  203. memcpy(&(info->hw_work[modular_id]), ar->data + 20, 4);
  204. info->get_frequency[modular_id] = be32toh(info->get_frequency[modular_id]);
  205. info->get_voltage[modular_id] = be32toh(info->get_voltage[modular_id]);
  206. info->local_work[modular_id] = be32toh(info->local_work[modular_id]);
  207. info->hw_work[modular_id] = be32toh(info->hw_work[modular_id]);
  208. info->local_works[modular_id] += info->local_work[modular_id];
  209. info->hw_works[modular_id] += info->hw_work[modular_id];
  210. avalon2->temp = info->temp[0]; /* FIXME: */
  211. }
  212. break;
  213. case AVA2_P_ACKDETECT:
  214. break;
  215. case AVA2_P_ACK:
  216. break;
  217. case AVA2_P_NAK:
  218. break;
  219. default:
  220. type = AVA2_GETS_ERROR;
  221. break;
  222. }
  223. }
  224. out:
  225. return type;
  226. }
  227. static inline int avalon2_gets(int fd, uint8_t *buf)
  228. {
  229. int i;
  230. int read_amount = AVA2_READ_SIZE;
  231. uint8_t buf_tmp[AVA2_READ_SIZE];
  232. uint8_t buf_copy[2 * AVA2_READ_SIZE];
  233. uint8_t *buf_back = buf;
  234. ssize_t ret = 0;
  235. while (true) {
  236. struct timeval timeout;
  237. fd_set rd;
  238. timeout.tv_sec = 0;
  239. timeout.tv_usec = 100000;
  240. FD_ZERO(&rd);
  241. FD_SET(fd, &rd);
  242. ret = select(fd + 1, &rd, NULL, NULL, &timeout);
  243. if (unlikely(ret < 0)) {
  244. applog(LOG_ERR, "Avalon2: Error %d on select in avalon_gets", errno);
  245. return AVA2_GETS_ERROR;
  246. }
  247. if (ret) {
  248. memset(buf, 0, read_amount);
  249. ret = read(fd, buf, read_amount);
  250. if (unlikely(ret < 0)) {
  251. applog(LOG_ERR, "Avalon2: Error %d on read in avalon_gets", errno);
  252. return AVA2_GETS_ERROR;
  253. }
  254. if (likely(ret >= read_amount)) {
  255. for (i = 1; i < read_amount; i++) {
  256. if (buf_back[i - 1] == AVA2_H1 && buf_back[i] == AVA2_H2)
  257. break;
  258. }
  259. i -= 1;
  260. if (i) {
  261. ret = read(fd, buf_tmp, i);
  262. if (unlikely(ret != i)) {
  263. applog(LOG_ERR, "Avalon2: Error %d on read in avalon_gets", errno);
  264. return AVA2_GETS_ERROR;
  265. }
  266. memcpy(buf_copy, buf_back + i, AVA2_READ_SIZE - i);
  267. memcpy(buf_copy + AVA2_READ_SIZE - i, buf_tmp, i);
  268. memcpy(buf_back, buf_copy, AVA2_READ_SIZE);
  269. }
  270. return AVA2_GETS_OK;
  271. }
  272. buf += ret;
  273. read_amount -= ret;
  274. continue;
  275. }
  276. return AVA2_GETS_TIMEOUT;
  277. }
  278. }
  279. static int avalon2_send_pkg(int fd, const struct avalon2_pkg *pkg,
  280. struct thr_info __maybe_unused *thr)
  281. {
  282. int ret;
  283. uint8_t buf[AVA2_WRITE_SIZE];
  284. size_t nr_len = AVA2_WRITE_SIZE;
  285. memcpy(buf, pkg, AVA2_WRITE_SIZE);
  286. if (opt_debug) {
  287. applog(LOG_DEBUG, "Avalon2: Sent(%ld):", (long)nr_len);
  288. hexdump((uint8_t *)buf, nr_len);
  289. }
  290. ret = write(fd, buf, nr_len);
  291. if (unlikely(ret != nr_len)) {
  292. applog(LOG_DEBUG, "Avalon2: Send(%d)!", (int)ret);
  293. return AVA2_SEND_ERROR;
  294. }
  295. cgsleep_ms(20);
  296. #if 0
  297. ret = avalon2_gets(fd, result);
  298. if (ret != AVA2_GETS_OK) {
  299. applog(LOG_DEBUG, "Avalon2: Get(%d)!", ret);
  300. return AVA2_SEND_ERROR;
  301. }
  302. ret = decode_pkg(thr, &ar, result);
  303. if (ret != AVA2_P_ACK) {
  304. applog(LOG_DEBUG, "Avalon2: PKG(%d)!", ret);
  305. hexdump((uint8_t *)result, AVA2_READ_SIZE);
  306. return AVA2_SEND_ERROR;
  307. }
  308. #endif
  309. return AVA2_SEND_OK;
  310. }
  311. static int avalon2_stratum_pkgs(int fd, struct pool *pool, struct thr_info *thr)
  312. {
  313. struct cgpu_info * const dev = thr->cgpu;
  314. struct avalon2_info * const info = dev->device_data;
  315. struct stratum_work * const swork = &pool->swork;
  316. /* FIXME: what if new stratum arrive when writing */
  317. struct avalon2_pkg pkg;
  318. int i, a, b, tmp;
  319. unsigned char target[32];
  320. int job_id_len;
  321. const size_t xnonce2_offset = pool->swork.nonce2_offset + work2d_pad_xnonce_size(swork) + work2d_xnonce1sz;
  322. bytes_t coinbase = BYTES_INIT;
  323. /* Send out the first stratum message STATIC */
  324. applog(LOG_DEBUG, "Avalon2: Stratum package: %ld, %d, %d, %d, %d",
  325. (long)bytes_len(&pool->swork.coinbase),
  326. xnonce2_offset,
  327. work2d_xnonce2sz,
  328. 36,
  329. pool->swork.merkles);
  330. memset(pkg.data, 0, AVA2_P_DATA_LEN);
  331. tmp = be32toh(bytes_len(&pool->swork.coinbase));
  332. memcpy(pkg.data, &tmp, 4);
  333. tmp = be32toh(xnonce2_offset);
  334. memcpy(pkg.data + 4, &tmp, 4);
  335. tmp = be32toh(work2d_xnonce2sz);
  336. memcpy(pkg.data + 8, &tmp, 4);
  337. tmp = be32toh(36);
  338. memcpy(pkg.data + 12, &tmp, 4);
  339. tmp = be32toh(pool->swork.merkles);
  340. memcpy(pkg.data + 16, &tmp, 4);
  341. tmp = be32toh((int)pdiff_to_bdiff(target_diff(pool->swork.target)));
  342. memcpy(pkg.data + 20, &tmp, 4);
  343. tmp = be32toh((int)pool->pool_no);
  344. memcpy(pkg.data + 24, &tmp, 4);
  345. avalon2_init_pkg(&pkg, AVA2_P_STATIC, 1, 1);
  346. while (avalon2_send_pkg(fd, &pkg, thr) != AVA2_SEND_OK)
  347. ;
  348. memset(&target[ 0], 0xff, 0x1c);
  349. memset(&target[0x1c], 0, 4);
  350. memcpy(pkg.data, target, 32);
  351. if (opt_debug) {
  352. char target_str[(32 * 2) + 1];
  353. bin2hex(target_str, target, 32);
  354. applog(LOG_DEBUG, "Avalon2: Pool stratum target: %s", target_str);
  355. }
  356. avalon2_init_pkg(&pkg, AVA2_P_TARGET, 1, 1);
  357. while (avalon2_send_pkg(fd, &pkg, thr) != AVA2_SEND_OK)
  358. ;
  359. applog(LOG_DEBUG, "Avalon2: Pool stratum message JOBS_ID: %s",
  360. pool->swork.job_id);
  361. memset(pkg.data, 0, AVA2_P_DATA_LEN);
  362. job_id_len = strlen(pool->swork.job_id);
  363. job_id_len = job_id_len >= 4 ? 4 : job_id_len;
  364. for (i = 0; i < job_id_len; i++) {
  365. pkg.data[i] = *(pool->swork.job_id + strlen(pool->swork.job_id) - 4 + i);
  366. }
  367. avalon2_init_pkg(&pkg, AVA2_P_JOB_ID, 1, 1);
  368. while (avalon2_send_pkg(fd, &pkg, thr) != AVA2_SEND_OK)
  369. ;
  370. // Need to add extranonce padding
  371. bytes_cpy(&coinbase, &pool->swork.coinbase);
  372. work2d_pad_xnonce(&(bytes_buf(&coinbase)[pool->swork.nonce2_offset]), swork, false);
  373. a = bytes_len(&pool->swork.coinbase) / AVA2_P_DATA_LEN;
  374. b = bytes_len(&pool->swork.coinbase) % AVA2_P_DATA_LEN;
  375. applog(LOG_DEBUG, "Avalon2: Pool stratum message COINBASE: %d %d", a, b);
  376. for (i = 0; i < a; i++) {
  377. memcpy(pkg.data, bytes_buf(&coinbase) + i * 32, 32);
  378. avalon2_init_pkg(&pkg, AVA2_P_COINBASE, i + 1, a + (b ? 1 : 0));
  379. while (avalon2_send_pkg(fd, &pkg, thr) != AVA2_SEND_OK)
  380. ;
  381. }
  382. if (b) {
  383. memset(pkg.data, 0, AVA2_P_DATA_LEN);
  384. memcpy(pkg.data, bytes_buf(&coinbase) + i * 32, b);
  385. avalon2_init_pkg(&pkg, AVA2_P_COINBASE, i + 1, i + 1);
  386. while (avalon2_send_pkg(fd, &pkg, thr) != AVA2_SEND_OK)
  387. ;
  388. }
  389. bytes_free(&coinbase);
  390. b = pool->swork.merkles;
  391. applog(LOG_DEBUG, "Avalon2: Pool stratum message MERKLES: %d", b);
  392. for (i = 0; i < b; i++) {
  393. memset(pkg.data, 0, AVA2_P_DATA_LEN);
  394. memcpy(pkg.data, &bytes_buf(&pool->swork.merkle_bin)[0x20 * i], 32);
  395. avalon2_init_pkg(&pkg, AVA2_P_MERKLES, i + 1, b);
  396. while (avalon2_send_pkg(fd, &pkg, thr) != AVA2_SEND_OK)
  397. ;
  398. }
  399. applog(LOG_DEBUG, "Avalon2: Pool stratum message HEADER: 4");
  400. uint8_t header_bin[0x80];
  401. memcpy(&header_bin[0], pool->swork.header1, 36);
  402. *((uint32_t*)&header_bin[68]) = htobe32(pool->swork.ntime);
  403. memcpy(&header_bin[72], pool->swork.diffbits, 4);
  404. memset(&header_bin[76], 0, 4); // nonce
  405. memcpy(&header_bin[80], bfg_workpadding_bin, 48);
  406. for (i = 0; i < 4; i++) {
  407. memset(pkg.data, 0, AVA2_P_HEADER);
  408. memcpy(pkg.data, header_bin + i * 32, 32);
  409. avalon2_init_pkg(&pkg, AVA2_P_HEADER, i + 1, 4);
  410. while (avalon2_send_pkg(fd, &pkg, thr) != AVA2_SEND_OK)
  411. ;
  412. }
  413. timer_set_now(&info->tv_prepared);
  414. return 0;
  415. }
  416. static int avalon2_get_result(struct thr_info *thr, int fd_detect, struct avalon2_ret *ar)
  417. {
  418. struct cgpu_info *avalon2;
  419. struct avalon2_info *info;
  420. int fd;
  421. fd = fd_detect;
  422. if (thr) {
  423. avalon2 = thr->cgpu;
  424. info = avalon2->device_data;
  425. fd = info->fd;
  426. }
  427. uint8_t result[AVA2_READ_SIZE];
  428. int ret;
  429. memset(result, 0, AVA2_READ_SIZE);
  430. ret = avalon2_gets(fd, result);
  431. if (ret != AVA2_GETS_OK)
  432. return ret;
  433. if (opt_debug) {
  434. applog(LOG_DEBUG, "Avalon2: Get(ret = %d):", ret);
  435. hexdump((uint8_t *)result, AVA2_READ_SIZE);
  436. }
  437. return decode_pkg(thr, ar, result);
  438. }
  439. static bool avalon2_detect_one(const char *devpath)
  440. {
  441. struct avalon2_info *info;
  442. int ackdetect;
  443. int fd;
  444. int tmp, i, modular[3];
  445. char mm_version[AVA2_DEFAULT_MODULARS][16];
  446. struct cgpu_info *avalon2;
  447. struct avalon2_pkg detect_pkg;
  448. struct avalon2_ret ret_pkg;
  449. applog(LOG_DEBUG, "Avalon2 Detect: Attempting to open %s", devpath);
  450. fd = avalon2_open(devpath, AVA2_IO_SPEED, true);
  451. if (unlikely(fd == -1)) {
  452. applog(LOG_ERR, "Avalon2 Detect: Failed to open %s", devpath);
  453. return false;
  454. }
  455. tcflush(fd, TCIOFLUSH);
  456. for (i = 0; i < AVA2_DEFAULT_MODULARS; i++) {
  457. modular[i] = 0;
  458. strcpy(mm_version[i], "NONE");
  459. /* Send out detect pkg */
  460. memset(detect_pkg.data, 0, AVA2_P_DATA_LEN);
  461. tmp = be32toh(i);
  462. memcpy(detect_pkg.data + 28, &tmp, 4);
  463. avalon2_init_pkg(&detect_pkg, AVA2_P_DETECT, 1, 1);
  464. avalon2_send_pkg(fd, &detect_pkg, NULL);
  465. ackdetect = avalon2_get_result(NULL, fd, &ret_pkg);
  466. applog(LOG_DEBUG, "Avalon2 Detect ID[%d]: %d", i, ackdetect);
  467. if (ackdetect != AVA2_P_ACKDETECT)
  468. continue;
  469. modular[i] = 1;
  470. memcpy(mm_version[i], ret_pkg.data, 15);
  471. mm_version[i][15] = '\0';
  472. }
  473. if (!modular[0] && !modular[1] && !modular[2])
  474. return false;
  475. /* We have a real Avalon! */
  476. avalon2 = calloc(1, sizeof(struct cgpu_info));
  477. avalon2->drv = &avalon2_drv;
  478. avalon2->device_path = strdup(devpath);
  479. avalon2->threads = AVA2_MINER_THREADS;
  480. add_cgpu(avalon2);
  481. applog(LOG_INFO, "Avalon2 Detect: Found at %s, mark as %d",
  482. devpath, avalon2->device_id);
  483. avalon2->device_data = calloc(sizeof(struct avalon2_info), 1);
  484. if (unlikely(!(avalon2->device_data)))
  485. quit(1, "Failed to malloc avalon2_info");
  486. info = avalon2->device_data;
  487. strcpy(info->mm_version[0], mm_version[0]);
  488. strcpy(info->mm_version[1], mm_version[1]);
  489. strcpy(info->mm_version[2], mm_version[2]);
  490. info->baud = AVA2_IO_SPEED;
  491. info->fan_pwm = AVA2_DEFAULT_FAN_PWM;
  492. info->set_voltage = AVA2_DEFAULT_VOLTAGE_MIN;
  493. info->set_frequency = AVA2_DEFAULT_FREQUENCY;
  494. info->temp_max = 0;
  495. info->temp_history_index = 0;
  496. info->temp_sum = 0;
  497. info->temp_old = 0;
  498. info->modulars[0] = modular[0];
  499. info->modulars[1] = modular[1];
  500. info->modulars[2] = modular[2]; /* Enable modular */
  501. info->fd = -1;
  502. /* Set asic to idle mode after detect */
  503. avalon2_close(fd);
  504. return true;
  505. }
  506. static inline void avalon2_detect()
  507. {
  508. generic_detect(&avalon2_drv, avalon2_detect_one, NULL, 0);
  509. }
  510. static void avalon2_init(struct cgpu_info *avalon2)
  511. {
  512. int fd;
  513. struct avalon2_info *info = avalon2->device_data;
  514. fd = avalon2_open(avalon2->device_path, info->baud, true);
  515. if (unlikely(fd == -1)) {
  516. applog(LOG_ERR, "Avalon2: Failed to open on %s", avalon2->device_path);
  517. return;
  518. }
  519. applog(LOG_DEBUG, "Avalon2: Opened on %s", avalon2->device_path);
  520. info->fd = fd;
  521. }
  522. static bool avalon2_prepare(struct thr_info *thr)
  523. {
  524. struct cgpu_info *avalon2 = thr->cgpu;
  525. struct avalon2_info *info = avalon2->device_data;
  526. free(avalon2->works);
  527. avalon2->works = calloc(sizeof(struct work *), 2);
  528. if (!avalon2->works)
  529. quit(1, "Failed to calloc avalon2 works in avalon2_prepare");
  530. if (info->fd == -1)
  531. avalon2_init(avalon2);
  532. if (!reserve_work2d_(&info->xnonce1))
  533. applogr(false, LOG_ERR, "%s: Failed to reserve 2D work", avalon2->dev_repr);
  534. info->first = true;
  535. return true;
  536. }
  537. static int polling(struct thr_info *thr)
  538. {
  539. int i, tmp;
  540. struct avalon2_pkg send_pkg;
  541. struct avalon2_ret ar;
  542. struct cgpu_info *avalon2 = thr->cgpu;
  543. struct avalon2_info *info = avalon2->device_data;
  544. for (i = 0; i < AVA2_DEFAULT_MODULARS; i++) {
  545. if (info->modulars[i]) {
  546. memset(send_pkg.data, 0, AVA2_P_DATA_LEN);
  547. tmp = be32toh(i);
  548. memcpy(send_pkg.data + 28, &tmp, 4);
  549. avalon2_init_pkg(&send_pkg, AVA2_P_POLLING, 1, 1);
  550. while (avalon2_send_pkg(info->fd, &send_pkg, thr) != AVA2_SEND_OK)
  551. ;
  552. avalon2_get_result(thr, info->fd, &ar);
  553. }
  554. }
  555. return 0;
  556. }
  557. static int64_t avalon2_scanhash(struct thr_info *thr)
  558. {
  559. struct avalon2_pkg send_pkg;
  560. struct pool *pool;
  561. struct cgpu_info *avalon2 = thr->cgpu;
  562. struct avalon2_info *info = avalon2->device_data;
  563. int64_t h;
  564. uint32_t tmp, range, start;
  565. int i;
  566. if (thr->work_restart || thr->work_restart ||
  567. info->first) {
  568. info->new_stratum = true;
  569. applog(LOG_DEBUG, "Avalon2: New stratum: restart: %d, update: %d, first: %d",
  570. thr->work_restart, thr->work_restart, info->first);
  571. thr->work_restart = false;
  572. thr->work_restart = false;
  573. if (unlikely(info->first))
  574. info->first = false;
  575. get_work(thr); /* Make sure pool is ready */
  576. pool = current_pool();
  577. if (!pool->has_stratum)
  578. quit(1, "Avalon2: Miner Manager have to use stratum pool");
  579. if (bytes_len(&pool->swork.coinbase) > AVA2_P_COINBASE_SIZE)
  580. quit(1, "Avalon2: Miner Manager pool coinbase length have to less then %d", AVA2_P_COINBASE_SIZE);
  581. if (pool->swork.merkles > AVA2_P_MERKLES_COUNT)
  582. quit(1, "Avalon2: Miner Manager merkles have to less then %d", AVA2_P_MERKLES_COUNT);
  583. info->diff = (int)pdiff_to_bdiff(target_diff(pool->swork.target)) - 1;
  584. info->pool_no = pool->pool_no;
  585. cg_wlock(&pool->data_lock);
  586. avalon2_stratum_pkgs(info->fd, pool, thr);
  587. cg_wunlock(&pool->data_lock);
  588. /* Configuer the parameter from outside */
  589. info->fan_pwm = opt_avalon2_fan_min;
  590. info->set_voltage = opt_avalon2_voltage_min;
  591. info->set_frequency = opt_avalon2_freq_min;
  592. /* Set the Fan, Voltage and Frequency */
  593. memset(send_pkg.data, 0, AVA2_P_DATA_LEN);
  594. tmp = be32toh(info->fan_pwm);
  595. memcpy(send_pkg.data, &tmp, 4);
  596. /* http://www.onsemi.com/pub_link/Collateral/ADP3208D.PDF */
  597. tmp = rev8((0x78 - info->set_voltage / 125) << 1 | 1) << 8;
  598. tmp = be32toh(tmp);
  599. memcpy(send_pkg.data + 4, &tmp, 4);
  600. tmp = be32toh(info->set_frequency);
  601. memcpy(send_pkg.data + 8, &tmp, 4);
  602. /* Configure the nonce2 offset and range */
  603. range = 0xffffffff / total_devices;
  604. start = range * avalon2->device_id;
  605. tmp = be32toh(start);
  606. memcpy(send_pkg.data + 12, &tmp, 4);
  607. tmp = be32toh(range);
  608. memcpy(send_pkg.data + 16, &tmp, 4);
  609. /* Package the data */
  610. avalon2_init_pkg(&send_pkg, AVA2_P_SET, 1, 1);
  611. while (avalon2_send_pkg(info->fd, &send_pkg, thr) != AVA2_SEND_OK)
  612. ;
  613. info->new_stratum = false;
  614. }
  615. polling(thr);
  616. h = 0;
  617. for (i = 0; i < AVA2_DEFAULT_MODULARS; i++) {
  618. h += info->local_work[i];
  619. }
  620. return h * 0xffffffff;
  621. }
  622. static struct api_data *avalon2_api_stats(struct cgpu_info *cgpu)
  623. {
  624. struct api_data *root = NULL;
  625. struct avalon2_info *info = cgpu->device_data;
  626. int i, a, b;
  627. char buf[24];
  628. double hwp;
  629. for (i = 0; i < AVA2_DEFAULT_MODULARS; i++) {
  630. sprintf(buf, "ID%d MM Version", i + 1);
  631. const char * const mmv = info->mm_version[i];
  632. root = api_add_string(root, buf, mmv, false);
  633. }
  634. for (i = 0; i < AVA2_DEFAULT_MINERS * AVA2_DEFAULT_MODULARS; i++) {
  635. sprintf(buf, "Match work count%02d", i + 1);
  636. root = api_add_int(root, buf, &(info->matching_work[i]), false);
  637. }
  638. for (i = 0; i < AVA2_DEFAULT_MODULARS; i++) {
  639. sprintf(buf, "Local works%d", i + 1);
  640. root = api_add_int(root, buf, &(info->local_works[i]), false);
  641. }
  642. for (i = 0; i < AVA2_DEFAULT_MODULARS; i++) {
  643. sprintf(buf, "Hardware error works%d", i + 1);
  644. root = api_add_int(root, buf, &(info->hw_works[i]), false);
  645. }
  646. for (i = 0; i < AVA2_DEFAULT_MODULARS; i++) {
  647. a = info->hw_works[i];
  648. b = info->local_works[i];
  649. hwp = b ? ((double)a / (double)b) : 0;
  650. sprintf(buf, "Device hardware error%d%%", i + 1);
  651. root = api_add_percent(root, buf, &hwp, true);
  652. }
  653. for (i = 0; i < 2 * AVA2_DEFAULT_MODULARS; i++) {
  654. sprintf(buf, "Temperature%d", i + 1);
  655. root = api_add_int(root, buf, &(info->temp[i]), false);
  656. }
  657. for (i = 0; i < 2 * AVA2_DEFAULT_MODULARS; i++) {
  658. sprintf(buf, "Fan%d", i + 1);
  659. root = api_add_int(root, buf, &(info->fan[i]), false);
  660. }
  661. for (i = 0; i < AVA2_DEFAULT_MODULARS; i++) {
  662. sprintf(buf, "Voltage%d", i + 1);
  663. root = api_add_int(root, buf, &(info->get_voltage[i]), false);
  664. }
  665. for (i = 0; i < AVA2_DEFAULT_MODULARS; i++) {
  666. sprintf(buf, "Frequency%d", i + 1);
  667. root = api_add_int(root, buf, &(info->get_frequency[i]), false);
  668. }
  669. return root;
  670. }
  671. static void avalon2_shutdown(struct thr_info *thr)
  672. {
  673. struct cgpu_info *avalon = thr->cgpu;
  674. free(avalon->works);
  675. avalon->works = NULL;
  676. }
  677. struct device_drv avalon2_drv = {
  678. .dname = "avalonmm",
  679. .name = "AVM",
  680. .get_api_stats = avalon2_api_stats,
  681. .drv_detect = avalon2_detect,
  682. .reinit_device = avalon2_init,
  683. .thread_prepare = avalon2_prepare,
  684. .minerloop = hash_driver_work,
  685. .scanwork = avalon2_scanhash,
  686. .thread_shutdown = avalon2_shutdown,
  687. };