driver-futurebit.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722
  1. /*
  2. * Copyright 2015 John Stefanopoulos
  3. * Copyright 2014-2015 Luke Dashjr
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the Free
  7. * Software Foundation; either version 3 of the License, or (at your option)
  8. * any later version. See COPYING for more details.
  9. */
  10. #include "config.h"
  11. #include <stdbool.h>
  12. #include <stdint.h>
  13. #include <stdlib.h>
  14. #include <string.h>
  15. #include <unistd.h>
  16. #include <stdio.h>
  17. #include <libusb.h>
  18. #include "deviceapi.h"
  19. #include "logging.h"
  20. #include "lowlevel.h"
  21. #include "lowl-vcom.h"
  22. #include "util.h"
  23. #include <bwltc-commands.h>
  24. static const uint8_t futurebit_max_chips = 0x01;
  25. #define FUTUREBIT_DEFAULT_FREQUENCY 600
  26. #define FUTUREBIT_MIN_CLOCK 384
  27. #define FUTUREBIT_MAX_CLOCK 1020
  28. // Number of seconds chip of 54 cores @ 352mhz takes to scan full range
  29. #define FUTUREBIT_HASH_SPEED 1130.0
  30. #define FUTUREBIT_MAX_NONCE 0xffffffff
  31. #define FUTUREBIT_READ_SIZE 8
  32. //#define futurebit_max_clusters_per_chip 6
  33. //#define futurebit_max_cores_per_cluster 9
  34. unsigned char job2[] = {
  35. 0x3c, 0xff, 0x40, 0x01, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  36. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0xf8, 0xff,
  37. 0x07, 0x00, 0x00, 0x00, 0xd7, 0xa2, 0xea, 0xb0, 0xc2, 0xd7, 0x6f, 0x1e, 0x33, 0xa4, 0xb5, 0x3e,
  38. 0x0e, 0xb2, 0x84, 0x34, 0x89, 0x5a, 0x8b, 0x10, 0xfb, 0x19, 0x7d, 0x76, 0xe6, 0xe0, 0x38, 0x60,
  39. 0x15, 0x3f, 0x6a, 0x6e, 0x00, 0x00, 0x00, 0x04, 0xb5, 0x93, 0x93, 0x27, 0xf7, 0xc9, 0xfb, 0x26,
  40. 0xdf, 0x3b, 0xde, 0xc0, 0xa6, 0x6c, 0xae, 0x10, 0xb5, 0x53, 0xb7, 0x61, 0x5d, 0x67, 0xa4, 0x97,
  41. 0xe8, 0x7f, 0x06, 0xa6, 0x27, 0xfc, 0xd5, 0x57, 0x44, 0x38, 0xb8, 0x4d, 0xb1, 0xfe, 0x4f, 0x5f,
  42. 0x31, 0xaa, 0x47, 0x3d, 0x3d, 0xb4, 0xfc, 0x03, 0xa2, 0x78, 0x92, 0x44, 0xa1, 0x39, 0xb0, 0x35,
  43. 0xe1, 0x46, 0x04, 0x1e, 0x8c, 0x0a, 0xad, 0x28, 0x58, 0xec, 0x78, 0x3c, 0x1b, 0x00, 0xa4, 0x43
  44. };
  45. BFG_REGISTER_DRIVER(futurebit_drv)
  46. static const struct bfg_set_device_definition futurebit_set_device_funcs_probe[];
  47. struct futurebit_chip {
  48. uint8_t chipid;
  49. unsigned active_cores;
  50. unsigned freq;
  51. };
  52. static
  53. void futurebit_chip_init(struct futurebit_chip * const chip, const uint8_t chipid)
  54. {
  55. *chip = (struct futurebit_chip){
  56. .chipid = chipid,
  57. .active_cores = 64,
  58. .freq = FUTUREBIT_DEFAULT_FREQUENCY,
  59. };
  60. }
  61. static
  62. void futurebit_reset_board(const int fd)
  63. {
  64. if(set_serial_rts(fd, BGV_HIGH) == BGV_ERROR)
  65. applog(LOG_DEBUG, "IOCTL RTS RESET FAILED");
  66. cgsleep_ms(1000);
  67. if(set_serial_rts(fd, BGV_LOW) == BGV_ERROR)
  68. applog(LOG_DEBUG, "IOCTL RTS RESET FAILED");
  69. }
  70. int futurebit_write(const int fd, const void *buf, size_t buflen)
  71. {
  72. int repeat = 0;
  73. int size = 0;
  74. int ret = 0;
  75. int nwrite = 0;
  76. char output[(buflen * 2) + 1];
  77. bin2hex(output, buf, buflen);
  78. applog(LOG_DEBUG, "WRITE BUFFER %s", output);
  79. while(size < buflen)
  80. {
  81. nwrite = write(fd, buf, buflen);
  82. //applog(LOG_DEBUG, "FutureBit Write SIZE: %u", nwrite);
  83. if (nwrite < 0)
  84. {
  85. applog(LOG_ERR, "FutureBit Write error: %s", strerror(errno));
  86. break;
  87. }
  88. size += nwrite;
  89. if (repeat++ > 1)
  90. {
  91. break;
  92. }
  93. }
  94. return 0;
  95. }
  96. static
  97. bool futurebit_read (const int fd, unsigned char *buf, int read_amount)
  98. {
  99. ssize_t nread = 0;
  100. int size = 0;
  101. int repeat = 0;
  102. while(size < read_amount)
  103. {
  104. nread = read(fd, buf, read_amount);
  105. if(nread < 0)
  106. return false;
  107. size += nread;
  108. //char output[(read_amount * 2) + 1];
  109. // bin2hex(output, buf, read_amount);
  110. //applog(LOG_DEBUG, "READ BUFFER %s", output);
  111. if (repeat++ > 0)
  112. {
  113. break;
  114. }
  115. }
  116. #if 0
  117. int i;
  118. for (i=0; i<size; i++)
  119. {
  120. printf("0x%02x ", buf[i]);
  121. }
  122. printf("\n");
  123. #endif
  124. return true;
  125. }
  126. static
  127. char futurebit_read_register(const int fd, uint32_t chip, uint32_t moudle, uint32_t RegAddr)
  128. {
  129. uint8_t read_reg_data[8]={0};
  130. uint8_t read_reg_cmd[16]={0x3c, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,0xc3};
  131. read_reg_cmd[1] = chip;
  132. read_reg_cmd[2] = moudle;
  133. read_reg_cmd[3] = 0x80|RegAddr; //read
  134. static int nonce=0;
  135. futurebit_write(fd, read_reg_cmd, 9);
  136. cgsleep_us(100000);
  137. if(!futurebit_read(fd, read_reg_data, 8))
  138. applog(LOG_DEBUG, "FutureBit read register fail");
  139. applog(LOG_DEBUG, "FutureBit Read Return:");
  140. for (int i=0; i<8; i++)
  141. {
  142. applog(LOG_DEBUG,"0x%02x ", read_reg_data[i]);
  143. }
  144. applog(LOG_DEBUG,"\n");
  145. return read_reg_data[0];
  146. }
  147. unsigned
  148. int futurebit_write_register(const int fd, uint32_t chipId, uint32_t moudle, uint32_t Regaddr, uint32_t value)
  149. {
  150. bool ret =true;
  151. uint8_t read_reg_cmd[16]={0x3c, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,0xc3};
  152. read_reg_cmd[1] = chipId;
  153. read_reg_cmd[2] = moudle;
  154. read_reg_cmd[3] = 0x7f&Regaddr; //&0x7f->write\BF\BFbit[7]:1 read, 0 write
  155. read_reg_cmd[4] = value&0xff;
  156. read_reg_cmd[5] = (value>>8)&0xff;
  157. read_reg_cmd[6] = (value>>16)&0xff;
  158. read_reg_cmd[7] = (value>>24)&0xff;
  159. futurebit_write(fd, read_reg_cmd, 9);
  160. return ret;
  161. }
  162. static
  163. void futurebit_send_cmds(const int fd, const unsigned char *cmds[])
  164. {
  165. int i;
  166. for(i = 0; cmds[i] != NULL; i++)
  167. {
  168. futurebit_write(fd, cmds[i] + 1, cmds[i][0]);
  169. cgsleep_us(10000);
  170. }
  171. }
  172. //921600bps: 3C ff f8 20 1f 01 82 f6
  173. static
  174. void futurebit_set_baudrate(const int fd)
  175. {
  176. const uint8_t cmd[] = {0x3C, 0xff, 0xf8, 0x20, 0x1f, 0x01, 0x82, 0xf6, 0xC3};
  177. futurebit_write(fd, cmd, 9);
  178. cgsleep_us(100000);
  179. serial_change_baud(fd, 921600);
  180. }
  181. static
  182. void futurebit_set_frequency(const int fd, uint32_t freq)
  183. {
  184. struct frequecy *p;
  185. unsigned char **cmd = cmd_set_600M;
  186. int i;
  187. for (i=0; i<ARRAY_LEN; i++)
  188. {
  189. if (fre_array[i].freq == freq)
  190. {
  191. cmd = fre_array[i].cmd;
  192. }
  193. }
  194. futurebit_send_cmds(fd, cmd);
  195. }
  196. void futurebit_config_all_chip(const int fd, uint32_t freq)
  197. {
  198. uint32_t reg_val;
  199. int i;
  200. futurebit_reset_board(fd);
  201. futurebit_send_cmds(fd, cmd_auto_address);
  202. cgsleep_us(100000);
  203. //futurebit_set_baudrate(fd);
  204. //cgsleep_us(100000);
  205. futurebit_set_frequency(fd, freq);
  206. cgsleep_us(100000);
  207. #if 1
  208. futurebit_write_register(fd, 0xff, 0xf8,0x22,0x11090005);//feed through
  209. cgsleep_us(100000);
  210. #endif
  211. reg_val = 0xffffffff/futurebit_max_chips;
  212. for (i=1; i<(futurebit_max_chips+1); i++)
  213. {
  214. futurebit_write_register(fd, i, 0x40, 0x00, reg_val*(i-1));
  215. cgsleep_us(100000);
  216. }
  217. futurebit_send_cmds(fd, gcp_cmd_reset);
  218. cgsleep_us(100000);
  219. }
  220. void futurebit_pull_up_payload(const int fd)
  221. {
  222. char i;
  223. unsigned int regval = 0;
  224. //pull up payload by steps.
  225. for (i=0; i<8; i++)
  226. {
  227. regval |= (0x0f<<(4*i));
  228. futurebit_write_register(fd, 0xff, 0xf8, 0x04, regval);
  229. cgsleep_us(35000);
  230. futurebit_write_register(fd, 0xff, 0xf8, 0x05, regval);
  231. cgsleep_us(35000);
  232. futurebit_write(fd, job2,144) ;
  233. cgsleep_us(35000);
  234. }
  235. }
  236. static
  237. bool futurebit_send_golden(const int fd, const struct futurebit_chip * const chip, const void * const data, const void * const target_p)
  238. {
  239. uint8_t buf[112];
  240. const uint8_t * const target = target_p;
  241. memcpy(buf, data, 80);
  242. if (target && !target[0x1f])
  243. memcpy(&buf[80], target, 0x20);
  244. else
  245. {
  246. memset(&buf[80], 0xff, 0x1f);
  247. buf[111] = 0;
  248. }
  249. //char output[(sizeof(buf) * 2) + 1];
  250. //bin2hex(output, buf, sizeof(buf));
  251. //applog(LOG_DEBUG, "GOLDEN OUTPUT %s", output);
  252. if (write(fd, buf, sizeof(buf)) != sizeof(buf))
  253. return false;
  254. return true;
  255. }
  256. static
  257. bool futurebit_send_work(const struct thr_info * const thr, struct work * const work)
  258. {
  259. struct cgpu_info *device = thr->cgpu;
  260. uint32_t *pdata = work->data;
  261. uint32_t *midstate = work->midstate;
  262. const uint32_t *ptarget = work->target;
  263. int i, bpos;
  264. unsigned char bin[156];
  265. // swab for big endian
  266. uint32_t midstate2[8];
  267. uint32_t data2[20];
  268. uint32_t target2[8];
  269. for(i = 0; i < 19; i++)
  270. {
  271. data2[i] = htole32(pdata[i]);
  272. if(i >= 8) continue;
  273. target2[i] = htole32(ptarget[i]);
  274. midstate2[i] = htole32(midstate[i]);
  275. }
  276. data2[19] = 0;
  277. memset(bin, 0, sizeof(bin));
  278. bpos = 0; memcpy(bin, "\x3c\xff\x40\x01", 4);
  279. // bpos += 4; memcpy(bin + bpos, "\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\xff\xff\xff\xff\x00\x00", 32); //target
  280. bpos += 4; memcpy(bin + bpos, (unsigned char *)target2, 32); memset(bin + bpos, 0, 24);
  281. bpos += 32; memcpy(bin + bpos, (unsigned char *)midstate2, 32); //midstateno
  282. bpos += 32; memcpy(bin + bpos, (unsigned char *)data2, 76); //blockheader 76 bytes (ignore last 4bytes nounce)
  283. bpos += 76;
  284. /* char szVal[] = "\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x00\x80\xff\x7f\x00\x00\x00fb357fbeda2ee2a93b841afac3e58173d4a97a400a84a4ec27c47ef5e9322ca620000000b99512c06534b34f62d0a88a5f90ac1857f0c02a1b6e6bb3185aec323b0eb79d2983a6d34c0e59272444dc28b1041e6114939ca8cdbd99f4058ef4965e293ba7598b98cc1a25e34f"; // source string
  285. char szOutput[144];
  286. size_t nLen = strlen(szVal);
  287. // Make sure it is even.
  288. if ((nLen % 2) == 1)
  289. {
  290. printf("Error string must be even number of digits %s", szVal);
  291. }
  292. // Process each set of characters as a single character.
  293. nLen >>= 1;
  294. for (size_t idx = 0; idx < nLen; idx++)
  295. {
  296. char acTmp[3];
  297. sscanf(szVal + (idx << 1), "%2s", acTmp);
  298. szOutput[idx] = (char)strtol(acTmp, NULL, 16);
  299. }
  300. */
  301. futurebit_write(device->device_fd, bin, 144);//144bytes
  302. /* uint8_t buf[112];
  303. uint8_t cmd[112];
  304. const uint8_t * const target = work->target;
  305. unsigned char swpdata[80];
  306. //buf[0] = 0;
  307. //memset(&buf[1], 0xff, 0x1f);
  308. memset(&buf[0], 0, 0x18);
  309. memcpy(&buf[24], &target[24], 0x8);
  310. swap32tobe(swpdata, work->data, 80/4);
  311. memcpy(&buf[32], swpdata, 80);
  312. for (int i = 0; i<112; i++) {
  313. cmd[i] = buf[111 - i];
  314. }
  315. if (write(device->device_fd, cmd, sizeof(cmd)) != sizeof(cmd))
  316. return false;
  317. */
  318. work->blk.nonce = FUTUREBIT_MAX_NONCE;
  319. return true;
  320. }
  321. static
  322. bool futurebit_detect_one(const char * const devpath)
  323. {
  324. struct futurebit_chip *chips = NULL;
  325. unsigned total_cores = 0;
  326. uint32_t regval = 0;
  327. const int fd = serial_open(devpath, 115200, 1, true);
  328. if (fd < 0)
  329. return_via_applog(err, , LOG_DEBUG, "%s: %s %s", futurebit_drv.dname, "Failed to open", devpath);
  330. applog(LOG_DEBUG, "%s: %s %s", futurebit_drv.dname, "Successfully opened", devpath);
  331. futurebit_reset_board(fd);
  332. if(futurebit_read_register(fd, 0xff, 0xf8, 0xa6) != 0x3c)
  333. return_via_applog(err, , LOG_DEBUG, "%s: Failed to (%s) %s", futurebit_drv.dname, "find chip", devpath);
  334. // Init chips, setup PLL, and scan for good cores
  335. chips = malloc(futurebit_max_chips * sizeof(*chips));
  336. struct futurebit_chip * const dummy_chip = &chips[0];
  337. futurebit_chip_init(dummy_chip, 0);
  338. // pick up any user-defined settings passed in via --set
  339. drv_set_defaults(&futurebit_drv, futurebit_set_device_funcs_probe, dummy_chip, devpath, detectone_meta_info.serial, 1);
  340. unsigned freq = dummy_chip->freq;
  341. applog(LOG_DEBUG, "%s: %s %u mhz", futurebit_drv.dname, "Core clock set to", freq);
  342. struct futurebit_chip * const chip = &chips[0];
  343. futurebit_chip_init(chip, 0);
  344. chip->freq = freq;
  345. futurebit_config_all_chip(fd, freq);
  346. futurebit_pull_up_payload(fd);
  347. //chip->global_reg[1] = 0x05;
  348. //if (!futurebit_write_global_reg(fd, chip))
  349. // return_via_applog(err, , LOG_DEBUG, "%s: Failed to (%s) %s", futurebit_drv.dname, "global", devpath);
  350. //cgsleep_ms(50);
  351. /*futurebit_set_diag_mode(chip, true);
  352. if (!futurebit_init_pll(fd, chip))
  353. return_via_applog(err, , LOG_DEBUG, "%s: Failed to (%s) %s", futurebit_drv.dname, "init PLL", devpath);
  354. cgsleep_ms(50);
  355. if (!futurebit_send_golden(fd, chip, futurebit_g_head, NULL))
  356. return_via_applog(err, , LOG_DEBUG, "%s: Failed to (%s) %s", futurebit_drv.dname, "send scan job", devpath);
  357. while (serial_read(fd, buf, 8) == 8)
  358. {
  359. const uint8_t clsid = buf[7];
  360. if (clsid >= futurebit_max_clusters_per_chip)
  361. applog(LOG_DEBUG, "%s: Bad %s id (%u) during scan of %s chip %u", futurebit_drv.dname, "cluster", clsid, devpath, i);
  362. const uint8_t coreid = buf[6];
  363. if (coreid >= futurebit_max_cores_per_cluster)
  364. applog(LOG_DEBUG, "%s: Bad %s id (%u) during scan of %s chip %u", futurebit_drv.dname, "core", coreid, devpath, i);
  365. if (buf[0] != 0xd9 || buf[1] != 0xeb || buf[2] != 0x86 || buf[3] != 0x63) {
  366. //chips[i].chip_good[clsid][coreid] = false;
  367. applog(LOG_DEBUG, "%s: Bad %s at core (%u) during scan of %s chip %u cluster %u", futurebit_drv.dname, "nonce", coreid, devpath, i, clsid);
  368. } else {
  369. ++total_cores;
  370. chips[i].chip_mask[clsid] |= (1 << coreid);
  371. }
  372. }
  373. }
  374. }
  375. applog(LOG_DEBUG, "%s: Identified %d cores on %s", futurebit_drv.dname, total_cores, devpath);
  376. if (total_cores == 0)
  377. goto err;
  378. futurebit_reset_board(fd);
  379. // config nonce ranges per cluster based on core responses
  380. unsigned mutiple = FUTUREBIT_MAX_NONCE / total_cores;
  381. uint32_t n_offset = 0x00000000;
  382. for (unsigned i = 0; i < futurebit_max_chips; ++i)
  383. {
  384. struct futurebit_chip * const chip = &chips[i];
  385. chips[i].active_cores = total_cores;
  386. //chip->global_reg[1] = 0x04;
  387. //if (!futurebit_write_global_reg(fd, chip))
  388. //return_via_applog(err, , LOG_DEBUG, "%s: Failed to (%s) %s", futurebit_drv.dname, "global", devpath);
  389. //cgsleep_ms(50);
  390. futurebit_set_diag_mode(chip, false);
  391. if (!futurebit_init_pll(fd, chip))
  392. return_via_applog(err, , LOG_DEBUG, "%s: Failed to (%s) %s", futurebit_drv.dname, "init PLL", devpath);
  393. cgsleep_ms(50);
  394. for (unsigned x = 0; x < futurebit_max_clusters_per_chip; ++x) {
  395. unsigned gc = 0;
  396. uint16_t core_mask = chips[i].chip_mask[x];
  397. chips[i].clst_offset[x] = n_offset;
  398. applog(LOG_DEBUG, "OFFSET %u MASK %u CHIP %u CLUSTER %u", n_offset, core_mask, i, x);
  399. if (!futurebit_write_cluster_reg(fd, chip, core_mask, n_offset, x))
  400. return_via_applog(err, , LOG_DEBUG, "%s: Failed to (%s) %s", futurebit_drv.dname, "send config register", devpath);
  401. for (unsigned z = 0; z < 15; ++z) {
  402. if (core_mask & 0x0001)
  403. gc += 1;
  404. core_mask >>= 1;
  405. }
  406. n_offset += mutiple * gc;
  407. cgsleep_ms(50);
  408. }
  409. }
  410. */
  411. if (serial_claim_v(devpath, &futurebit_drv))
  412. goto err;
  413. //serial_close(fd);
  414. struct cgpu_info * const cgpu = malloc(sizeof(*cgpu));
  415. *cgpu = (struct cgpu_info){
  416. .drv = &futurebit_drv,
  417. .device_path = strdup(devpath),
  418. .deven = DEV_ENABLED,
  419. .procs = 1,
  420. .threads = 1,
  421. .device_data = chips,
  422. };
  423. // NOTE: Xcode's clang has a bug where it cannot find fields inside anonymous unions (more details in fpgautils)
  424. cgpu->device_fd = fd;
  425. return add_cgpu(cgpu);
  426. err:
  427. if (fd >= 0)
  428. serial_close(fd);
  429. free(chips);
  430. return false;
  431. }
  432. /*
  433. * scanhash mining loop
  434. */
  435. static
  436. void futurebit_submit_nonce(struct thr_info * const thr, const uint8_t buf[8], struct work * const work, struct timeval const start_tv)
  437. {
  438. struct cgpu_info *device = thr->cgpu;
  439. struct futurebit_chip *chips = device->device_data;
  440. uint32_t nonce;
  441. // swab for big endian
  442. memcpy((unsigned char *)&nonce, buf+4, 4);
  443. nonce = htole32(nonce);
  444. char output[(8 * 2) + 1];
  445. bin2hex(output, buf, 8);
  446. applog(LOG_DEBUG, "NONCE %s", output);
  447. submit_nonce(thr, work, nonce);
  448. /* hashrate calc
  449. const uint8_t clstid = buf[7];
  450. uint32_t range = chips[0].clst_offset[clstid];
  451. struct timeval now_tv;
  452. timer_set_now(&now_tv);
  453. int elapsed_ms = ms_tdiff(&now_tv, &start_tv);
  454. double total_hashes = ((nonce - range)/9.0) * chips[0].active_cores;
  455. double hashes_per_ms = total_hashes/elapsed_ms;
  456. uint64_t hashes = hashes_per_ms * ms_tdiff(&now_tv, &thr->_tv_last_hashes_done_call);
  457. if(hashes_per_ms < 1500 && hashes < 100000000)
  458. hashes_done2(thr, hashes, NULL);
  459. else
  460. hashes_done2(thr, 100000, NULL);
  461. */
  462. }
  463. // send work to the device
  464. static
  465. int64_t futurebit_scanhash(struct thr_info *thr, struct work *work, int64_t __maybe_unused max_nonce)
  466. {
  467. struct cgpu_info *device = thr->cgpu;
  468. int fd = device->device_fd;
  469. struct futurebit_chip *chips = device->device_data;
  470. struct timeval start_tv, nonce_range_tv;
  471. // amount of time it takes this device to scan a nonce range:
  472. uint32_t nonce_full_range_sec = FUTUREBIT_HASH_SPEED * 352.0 / FUTUREBIT_DEFAULT_FREQUENCY * 54.0 / chips[0].active_cores;
  473. // timer to break out of scanning should we close in on an entire nonce range
  474. // should break out before the range is scanned, so we are doing 95% of the range
  475. uint64_t nonce_near_range_usec = (nonce_full_range_sec * 1000000. * 0.95);
  476. timer_set_delay_from_now(&nonce_range_tv, nonce_near_range_usec);
  477. // start the job
  478. timer_set_now(&start_tv);
  479. if (!futurebit_send_work(thr, work)) {
  480. applog(LOG_DEBUG, "Failed to start job");
  481. dev_error(device, REASON_DEV_COMMS_ERROR);
  482. }
  483. unsigned char buf[12];
  484. int read = 0;
  485. bool range_nearly_scanned = false;
  486. while (!thr->work_restart // true when new work is available (miner.c)
  487. && ((read = serial_read(fd, buf, 8)) >= 0) // only check for failure - allow 0 bytes
  488. && !(range_nearly_scanned = timer_passed(&nonce_range_tv, NULL))) // true when we've nearly scanned a nonce range
  489. {
  490. if (read == 0)
  491. continue;
  492. if (read == 8) {
  493. futurebit_submit_nonce(thr, buf, work, start_tv);
  494. }
  495. else
  496. applog(LOG_ERR, "%"PRIpreprv": Unrecognized response", device->proc_repr);
  497. }
  498. if (read == -1)
  499. {
  500. applog(LOG_ERR, "%s: Failed to read result", device->dev_repr);
  501. dev_error(device, REASON_DEV_COMMS_ERROR);
  502. }
  503. return 0;
  504. }
  505. /*
  506. * setup & shutdown
  507. */
  508. static
  509. bool futurebit_lowl_probe(const struct lowlevel_device_info * const info)
  510. {
  511. return vcom_lowl_probe_wrapper(info, futurebit_detect_one);
  512. }
  513. static
  514. void futurebit_thread_shutdown(struct thr_info *thr)
  515. {
  516. struct cgpu_info *device = thr->cgpu;
  517. futurebit_reset_board(device->device_fd);
  518. serial_close(device->device_fd);
  519. }
  520. /*
  521. * specify settings / options via RPC or command line
  522. */
  523. // support for --set
  524. // must be set before probing the device
  525. // for setting clock and chips during probe / detect
  526. static
  527. const char *futurebit_set_clock(struct cgpu_info * const device, const char * const option, const char * const setting, char * const replybuf, enum bfg_set_device_replytype * const success)
  528. {
  529. struct futurebit_chip * const chip = device->device_data;
  530. int val = atoi(setting);
  531. if (val < FUTUREBIT_MIN_CLOCK || val > FUTUREBIT_MAX_CLOCK ) {
  532. sprintf(replybuf, "invalid clock: '%s' valid range %d-%d. Clock must be a mutiple of 8 between 104-200mhz, and a mutiple of 16 between 208-400mhz",
  533. setting, FUTUREBIT_MIN_CLOCK, FUTUREBIT_MAX_CLOCK);
  534. return replybuf;
  535. } else
  536. chip->freq = val;
  537. return NULL;
  538. }
  539. static
  540. const struct bfg_set_device_definition futurebit_set_device_funcs_probe[] = {
  541. { "clock", futurebit_set_clock, NULL },
  542. { NULL },
  543. };
  544. struct device_drv futurebit_drv = {
  545. .dname = "futurebit",
  546. .name = "MLD",
  547. .drv_min_nonce_diff = common_scrypt_min_nonce_diff,
  548. // detect device
  549. .lowl_probe = futurebit_lowl_probe,
  550. // specify mining type - scanhash
  551. .minerloop = minerloop_scanhash,
  552. // scanhash mining hooks
  553. .scanhash = futurebit_scanhash,
  554. // teardown device
  555. .thread_shutdown = futurebit_thread_shutdown,
  556. };