driver-hashfast.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703
  1. /*
  2. * Copyright 2013 Luke Dashjr
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 3 of the License, or (at your option)
  7. * any later version. See COPYING for more details.
  8. */
  9. #include "config.h"
  10. #include <stdbool.h>
  11. #include <stdint.h>
  12. #include <stdlib.h>
  13. #include <string.h>
  14. #include <unistd.h>
  15. #include <utlist.h>
  16. #include "deviceapi.h"
  17. #include "logging.h"
  18. #include "lowlevel.h"
  19. #include "lowl-vcom.h"
  20. #include "util.h"
  21. BFG_REGISTER_DRIVER(hashfast_ums_drv)
  22. #define HASHFAST_QUEUE_MEMORY 0x20
  23. #define HASHFAST_ALL_CHIPS 0xff
  24. #define HASHFAST_ALL_CORES 0xff
  25. #define HASHFAST_HEADER_SIZE 8
  26. #define HASHFAST_MAX_DATA 0x3fc
  27. #define HASHFAST_HASH_SIZE (0x20 + 0xc + 4 + 4 + 2 + 1 + 1)
  28. #define HASHFAST_MAX_VOLTAGES 4
  29. enum hashfast_opcode {
  30. HFOP_NULL = 0,
  31. HFOP_ROOT = 1,
  32. HFOP_RESET = 2,
  33. HFOP_PLL_CONFIG = 3,
  34. HFOP_ADDRESS = 4,
  35. HFOP_READDRESS = 5,
  36. HFOP_HIGHEST = 6,
  37. HFOP_BAUD = 7,
  38. HFOP_UNROOT = 8,
  39. HFOP_HASH = 9,
  40. HFOP_NONCE = 0x0a,
  41. HFOP_ABORT = 0x0b,
  42. HFOP_STATUS = 0x0c,
  43. HFOP_GPIO = 0x0d,
  44. HFOP_CONFIG = 0x0e,
  45. HFOP_STATISTICS = 0x0f,
  46. HFOP_GROUP = 0x10,
  47. HFOP_CLOCKGATE = 0x11,
  48. HFOP_USB_INIT = 0x80,
  49. HFOP_GET_TRACE = 0x81,
  50. HFOP_LOOPBACK_USB = 0x82,
  51. HFOP_LOOPBACK_UART = 0x83,
  52. HFOP_DFU = 0x84,
  53. HFOP_USB_SHUTDOWN = 0x85,
  54. HFOP_DIE_STATUS = 0x86,
  55. HFOP_GWQ_STATUS = 0x87,
  56. HFOP_WORK_RESTART = 0x88,
  57. HFOP_USB_STATS1 = 0x89,
  58. HFOP_USB_GWQSTATS = 0x8a,
  59. HFOP_USB_NOTICE = 0x8b,
  60. HFOP_USB_DEBUG = 0xff,
  61. };
  62. typedef unsigned long hashfast_isn_t;
  63. static inline
  64. float hashfast_temperature_conv(const uint8_t * const data)
  65. {
  66. // Temperature is 12-bit fraction ranging between -61.5 C and ~178.5 C
  67. uint32_t tempdata = ((uint32_t)data[1] << 8) | data[0];
  68. tempdata &= 0xfff;
  69. tempdata *= 240;
  70. tempdata -= 251904; // 61.5 * 4096
  71. float temp = tempdata;
  72. temp /= 4096.;
  73. return temp;
  74. }
  75. static inline
  76. float hashfast_voltage_conv(const uint8_t vdata)
  77. {
  78. // Voltage is 8-bit fraction ranging between 0 V and ~1.2 V
  79. return (float)vdata / 256. * 1.2;
  80. }
  81. struct hashfast_parsed_msg {
  82. uint8_t opcode;
  83. uint8_t chipaddr;
  84. uint8_t coreaddr;
  85. uint16_t hdata;
  86. uint8_t data[HASHFAST_MAX_DATA];
  87. size_t datalen;
  88. };
  89. static
  90. ssize_t hashfast_write(const int fd, void * const buf, size_t bufsz)
  91. {
  92. const ssize_t rv = write(fd, buf, bufsz);
  93. if (opt_debug && opt_dev_protocol)
  94. {
  95. char hex[(bufsz * 2) + 1];
  96. bin2hex(hex, buf, bufsz);
  97. if (rv < 0)
  98. applog(LOG_DEBUG, "%s fd=%d: SEND (%s) => %d",
  99. "hashfast", fd, hex, (int)rv);
  100. else
  101. if (rv < bufsz)
  102. applog(LOG_DEBUG, "%s fd=%d: SEND %.*s(%s)",
  103. "hashfast", fd, rv * 2, hex, &hex[rv * 2]);
  104. else
  105. if (rv > bufsz)
  106. applog(LOG_DEBUG, "%s fd=%d: SEND %s => +%d",
  107. "hashfast", fd, hex, (int)(rv - bufsz));
  108. else
  109. applog(LOG_DEBUG, "%s fd=%d: SEND %s",
  110. "hashfast", fd, hex);
  111. }
  112. return rv;
  113. }
  114. static
  115. ssize_t hashfast_read(const int fd, void * const buf, size_t bufsz)
  116. {
  117. const ssize_t rv = serial_read(fd, buf, bufsz);
  118. if (opt_debug && opt_dev_protocol && rv)
  119. {
  120. char hex[(rv * 2) + 1];
  121. bin2hex(hex, buf, rv);
  122. applog(LOG_DEBUG, "%s fd=%d: RECV %s",
  123. "hashfast", fd, hex);
  124. }
  125. return rv;
  126. }
  127. static
  128. bool hashfast_prepare_msg(uint8_t * const buf, const uint8_t opcode, const uint8_t chipaddr, const uint8_t coreaddr, const uint16_t hdata, const size_t datalen)
  129. {
  130. buf[0] = '\xaa';
  131. buf[1] = opcode;
  132. buf[2] = chipaddr;
  133. buf[3] = coreaddr;
  134. buf[4] = hdata & 0xff;
  135. buf[5] = hdata >> 8;
  136. if (datalen > 1020 || datalen % 4)
  137. return false;
  138. buf[6] = datalen / 4;
  139. buf[7] = crc8ccitt(&buf[1], 6);
  140. return true;
  141. }
  142. static
  143. bool hashfast_send_msg(const int fd, uint8_t * const buf, const uint8_t opcode, const uint8_t chipaddr, const uint8_t coreaddr, const uint16_t hdata, const size_t datalen)
  144. {
  145. if (!hashfast_prepare_msg(buf, opcode, chipaddr, coreaddr, hdata, datalen))
  146. return false;
  147. const size_t buflen = HASHFAST_HEADER_SIZE + datalen;
  148. return (buflen == hashfast_write(fd, buf, buflen));
  149. }
  150. static
  151. bool hashfast_parse_msg(const int fd, struct hashfast_parsed_msg * const out_msg)
  152. {
  153. uint8_t buf[HASHFAST_HEADER_SIZE];
  154. startover:
  155. if (HASHFAST_HEADER_SIZE != hashfast_read(fd, buf, HASHFAST_HEADER_SIZE))
  156. return false;
  157. uint8_t *p = memchr(buf, '\xaa', HASHFAST_HEADER_SIZE);
  158. if (p != buf)
  159. {
  160. ignoresome:
  161. if (!p)
  162. goto startover;
  163. int moreneeded = p - buf;
  164. int alreadyhave = HASHFAST_HEADER_SIZE - moreneeded;
  165. memmove(buf, p, alreadyhave);
  166. if (moreneeded != hashfast_read(fd, &buf[alreadyhave], moreneeded))
  167. return false;
  168. }
  169. const uint8_t correct_crc8 = crc8ccitt(&buf[1], 6);
  170. if (buf[7] != correct_crc8)
  171. {
  172. p = memchr(&buf[1], '\xaa', HASHFAST_HEADER_SIZE - 1);
  173. goto ignoresome;
  174. }
  175. out_msg->opcode = buf[1];
  176. out_msg->chipaddr = buf[2];
  177. out_msg->coreaddr = buf[3];
  178. out_msg->hdata = (uint16_t)buf[4] | ((uint16_t)buf[5] << 8);
  179. out_msg->datalen = buf[6] * 4;
  180. return (out_msg->datalen == hashfast_read(fd, &out_msg->data[0], out_msg->datalen));
  181. }
  182. static
  183. bool hashfast_lowl_match(const struct lowlevel_device_info * const info)
  184. {
  185. if (!lowlevel_match_id(info, &lowl_vcom, 0, 0))
  186. return false;
  187. return (info->manufacturer && strstr(info->manufacturer, "HashFast"));
  188. }
  189. static
  190. const char *hashfast_set_clock(struct cgpu_info * const proc, const char * const optname, const char * const newvalue, char * const replybuf, enum bfg_set_device_replytype * const out_success)
  191. {
  192. uint16_t * const clockp = proc->device_data;
  193. *clockp = atoi(newvalue);
  194. return NULL;
  195. }
  196. static const struct bfg_set_device_definition hashfast_set_device_funcs_probe[] = {
  197. {"clock", hashfast_set_clock, "clock frequency (can only be set at startup, with --set-device)"},
  198. {NULL},
  199. };
  200. static
  201. bool hashfast_detect_one(const char * const devpath)
  202. {
  203. uint16_t clock = 550;
  204. uint8_t buf[HASHFAST_HEADER_SIZE];
  205. const int fd = serial_open(devpath, 0, 100, true);
  206. if (fd == -1)
  207. {
  208. applog(LOG_DEBUG, "%s: Failed to open %s", __func__, devpath);
  209. return false;
  210. }
  211. struct hashfast_parsed_msg * const pmsg = malloc(sizeof(*pmsg));
  212. drv_set_defaults(&hashfast_ums_drv, hashfast_set_device_funcs_probe, &clock, devpath, detectone_meta_info.serial, 1);
  213. hashfast_send_msg(fd, buf, HFOP_USB_INIT, 0, 0, clock, 0);
  214. do {
  215. if (!hashfast_parse_msg(fd, pmsg))
  216. {
  217. applog(LOG_DEBUG, "%s: Failed to parse response on %s",
  218. __func__, devpath);
  219. serial_close(fd);
  220. goto err;
  221. }
  222. } while (pmsg->opcode != HFOP_USB_INIT);
  223. serial_close(fd);
  224. const int expectlen = 0x20 + (pmsg->chipaddr * pmsg->coreaddr) / 8;
  225. if (pmsg->datalen < expectlen)
  226. {
  227. applog(LOG_DEBUG, "%s: USB_INIT response too short on %s (%d < %d)",
  228. __func__, devpath, (int)pmsg->datalen, expectlen);
  229. goto err;
  230. }
  231. if (pmsg->data[8] != 0)
  232. {
  233. applog(LOG_DEBUG, "%s: USB_INIT failed on %s (err=%d)",
  234. __func__, devpath, pmsg->data[8]);
  235. goto err;
  236. }
  237. struct cgpu_info * const cgpu = malloc(sizeof(*cgpu));
  238. *cgpu = (struct cgpu_info){
  239. .drv = &hashfast_ums_drv,
  240. .device_path = strdup(devpath),
  241. .deven = DEV_ENABLED,
  242. .procs = (pmsg->chipaddr * pmsg->coreaddr),
  243. .threads = 1,
  244. .device_data = pmsg,
  245. .cutofftemp = 100,
  246. };
  247. return add_cgpu(cgpu);
  248. err:
  249. free(pmsg);
  250. return false;
  251. }
  252. static
  253. bool hashfast_lowl_probe(const struct lowlevel_device_info * const info)
  254. {
  255. return vcom_lowl_probe_wrapper(info, hashfast_detect_one);
  256. }
  257. struct hashfast_dev_state {
  258. uint8_t cores_per_chip;
  259. int fd;
  260. struct hashfast_chip_state *chipstates;
  261. };
  262. struct hashfast_chip_state {
  263. struct cgpu_info **coreprocs;
  264. hashfast_isn_t last_isn;
  265. float voltages[HASHFAST_MAX_VOLTAGES];
  266. };
  267. struct hashfast_core_state {
  268. uint8_t chipaddr;
  269. uint8_t coreaddr;
  270. int next_device_id;
  271. uint8_t last_seq;
  272. hashfast_isn_t last_isn;
  273. hashfast_isn_t last2_isn;
  274. bool has_pending;
  275. unsigned queued;
  276. };
  277. static
  278. bool hashfast_init(struct thr_info * const master_thr)
  279. {
  280. struct cgpu_info * const dev = master_thr->cgpu, *proc;
  281. struct hashfast_parsed_msg * const pmsg = dev->device_data;
  282. struct hashfast_dev_state * const devstate = malloc(sizeof(*devstate));
  283. struct hashfast_chip_state * const chipstates = malloc(sizeof(*chipstates) * pmsg->chipaddr), *chipstate;
  284. struct hashfast_core_state * const corestates = malloc(sizeof(*corestates) * dev->procs), *cs;
  285. int i;
  286. *devstate = (struct hashfast_dev_state){
  287. .chipstates = chipstates,
  288. .cores_per_chip = pmsg->coreaddr,
  289. .fd = serial_open(dev->device_path, 0, 1, true),
  290. };
  291. for (i = 0; i < pmsg->chipaddr; ++i)
  292. {
  293. chipstate = &chipstates[i];
  294. *chipstate = (struct hashfast_chip_state){
  295. .coreprocs = malloc(sizeof(struct cgpu_info *) * pmsg->coreaddr),
  296. };
  297. }
  298. for ((i = 0), (proc = dev); proc; ++i, (proc = proc->next_proc))
  299. {
  300. struct thr_info * const thr = proc->thr[0];
  301. const bool core_is_working = pmsg->data[0x20 + (i / 8)] & (1 << (i % 8));
  302. if (!core_is_working)
  303. proc->deven = DEV_RECOVER_DRV;
  304. proc->device_data = devstate;
  305. thr->cgpu_data = cs = &corestates[i];
  306. *cs = (struct hashfast_core_state){
  307. .chipaddr = i / pmsg->coreaddr,
  308. .coreaddr = i % pmsg->coreaddr,
  309. };
  310. chipstates[cs->chipaddr].coreprocs[cs->coreaddr] = proc;
  311. }
  312. free(pmsg);
  313. // TODO: actual clock = [12,13]
  314. timer_set_now(&master_thr->tv_poll);
  315. return true;
  316. }
  317. static
  318. bool hashfast_queue_append(struct thr_info * const thr, struct work * const work)
  319. {
  320. struct cgpu_info * const proc = thr->cgpu;
  321. struct hashfast_dev_state * const devstate = proc->device_data;
  322. const int fd = devstate->fd;
  323. struct hashfast_core_state * const cs = thr->cgpu_data;
  324. struct hashfast_chip_state * const chipstate = &devstate->chipstates[cs->chipaddr];
  325. const size_t cmdlen = HASHFAST_HEADER_SIZE + HASHFAST_HASH_SIZE;
  326. uint8_t cmd[cmdlen];
  327. uint8_t * const hashdata = &cmd[HASHFAST_HEADER_SIZE];
  328. hashfast_isn_t isn;
  329. uint8_t seq;
  330. if (cs->has_pending)
  331. {
  332. thr->queue_full = true;
  333. return false;
  334. }
  335. isn = ++chipstate->last_isn;
  336. seq = ++cs->last_seq;
  337. work->device_id = seq;
  338. cs->last2_isn = cs->last_isn;
  339. cs->last_isn = isn;
  340. hashfast_prepare_msg(cmd, HFOP_HASH, cs->chipaddr, cs->coreaddr, (cs->coreaddr << 8) | seq, 56);
  341. memcpy(&hashdata[ 0], work->midstate, 0x20);
  342. memcpy(&hashdata[0x20], &work->data[64], 0xc);
  343. memset(&hashdata[0x2c], '\0', 0xa); // starting_nonce, nonce_loops, ntime_loops
  344. hashdata[0x36] = 32; // search target (number of zero bits)
  345. hashdata[0x37] = 0;
  346. cs->has_pending = true;
  347. if (cmdlen != hashfast_write(fd, cmd, cmdlen))
  348. return false;
  349. DL_APPEND(thr->work, work);
  350. if (cs->queued > HASHFAST_QUEUE_MEMORY)
  351. {
  352. struct work * const old_work = thr->work;
  353. DL_DELETE(thr->work, old_work);
  354. free_work(old_work);
  355. }
  356. else
  357. ++cs->queued;
  358. return true;
  359. }
  360. static
  361. void hashfast_queue_flush(struct thr_info * const thr)
  362. {
  363. struct cgpu_info * const proc = thr->cgpu;
  364. struct hashfast_dev_state * const devstate = proc->device_data;
  365. const int fd = devstate->fd;
  366. struct hashfast_core_state * const cs = thr->cgpu_data;
  367. uint8_t cmd[HASHFAST_HEADER_SIZE];
  368. uint16_t hdata = 2;
  369. if ((!thr->work) || stale_work(thr->work->prev, true))
  370. {
  371. applog(LOG_DEBUG, "%"PRIpreprv": Flushing both active and pending work",
  372. proc->proc_repr);
  373. hdata |= 1;
  374. }
  375. else
  376. applog(LOG_DEBUG, "%"PRIpreprv": Flushing pending work",
  377. proc->proc_repr);
  378. hashfast_send_msg(fd, cmd, HFOP_ABORT, cs->chipaddr, cs->coreaddr, hdata, 0);
  379. }
  380. static
  381. struct cgpu_info *hashfast_find_proc(struct thr_info * const master_thr, int chipaddr, int coreaddr)
  382. {
  383. struct cgpu_info *proc = master_thr->cgpu;
  384. struct hashfast_dev_state * const devstate = proc->device_data;
  385. if (coreaddr >= devstate->cores_per_chip)
  386. return NULL;
  387. const unsigned chip_count = proc->procs / devstate->cores_per_chip;
  388. if (chipaddr >= chip_count)
  389. return NULL;
  390. struct hashfast_chip_state * const chipstate = &devstate->chipstates[chipaddr];
  391. return chipstate->coreprocs[coreaddr];
  392. }
  393. static
  394. hashfast_isn_t hashfast_get_isn(struct hashfast_chip_state * const chipstate, uint16_t hfseq)
  395. {
  396. const uint8_t coreaddr = hfseq >> 8;
  397. const uint8_t seq = hfseq & 0xff;
  398. struct cgpu_info * const proc = chipstate->coreprocs[coreaddr];
  399. struct thr_info * const thr = proc->thr[0];
  400. struct hashfast_core_state * const cs = thr->cgpu_data;
  401. if (cs->last_seq == seq)
  402. return cs->last_isn;
  403. if (cs->last_seq == (uint8_t)(seq + 1))
  404. return cs->last2_isn;
  405. return 0;
  406. }
  407. static
  408. void hashfast_submit_nonce(struct thr_info * const thr, struct work * const work, const uint32_t nonce, const bool searched)
  409. {
  410. struct cgpu_info * const proc = thr->cgpu;
  411. struct hashfast_core_state * const cs = thr->cgpu_data;
  412. applog(LOG_DEBUG, "%"PRIpreprv": Found nonce for seq %02x (last=%02x): %08lx%s",
  413. proc->proc_repr, (unsigned)work->device_id, (unsigned)cs->last_seq,
  414. (unsigned long)nonce, searched ? " (searched)" : "");
  415. submit_nonce(thr, work, nonce);
  416. }
  417. static
  418. bool hashfast_poll_msg(struct thr_info * const master_thr)
  419. {
  420. struct cgpu_info * const dev = master_thr->cgpu;
  421. struct hashfast_dev_state * const devstate = dev->device_data;
  422. const int fd = devstate->fd;
  423. struct hashfast_parsed_msg msg;
  424. if (!hashfast_parse_msg(fd, &msg))
  425. return false;
  426. switch (msg.opcode)
  427. {
  428. case HFOP_NONCE:
  429. {
  430. const uint8_t *data = msg.data;
  431. for (int i = msg.datalen / 8; i; --i, (data = &data[8]))
  432. {
  433. const uint32_t nonce = (data[0] << 0)
  434. | (data[1] << 8)
  435. | (data[2] << 16)
  436. | (data[3] << 24);
  437. const uint8_t seq = data[4];
  438. const uint8_t coreaddr = data[5];
  439. // uint32_t ntime = data[6] | ((data[7] & 0xf) << 8);
  440. const bool search = data[7] & 0x10;
  441. struct cgpu_info * const proc = hashfast_find_proc(master_thr, msg.chipaddr, coreaddr);
  442. if (unlikely(!proc))
  443. {
  444. applog(LOG_ERR, "%s: Unknown chip/core address %u/%u",
  445. dev->dev_repr, (unsigned)msg.chipaddr, (unsigned)coreaddr);
  446. inc_hw_errors_only(master_thr);
  447. continue;
  448. }
  449. struct thr_info * const thr = proc->thr[0];
  450. struct hashfast_core_state * const cs = thr->cgpu_data;
  451. struct work *work;
  452. DL_SEARCH_SCALAR(thr->work, work, device_id, seq);
  453. if (unlikely(!work))
  454. {
  455. applog(LOG_WARNING, "%"PRIpreprv": Unknown seq %02x (last=%02x)",
  456. proc->proc_repr, (unsigned)seq, (unsigned)cs->last_seq);
  457. inc_hw_errors2(thr, NULL, &nonce);
  458. continue;
  459. }
  460. unsigned nonces_found = 1;
  461. hashfast_submit_nonce(thr, work, nonce, false);
  462. if (search)
  463. {
  464. for (int noffset = 1; noffset <= 0x80; ++noffset)
  465. {
  466. const uint32_t nonce2 = nonce + noffset;
  467. if (test_nonce(work, nonce2, false))
  468. {
  469. hashfast_submit_nonce(thr, work, nonce2, true);
  470. ++nonces_found;
  471. }
  472. }
  473. if (!nonces_found)
  474. {
  475. inc_hw_errors_only(thr);
  476. applog(LOG_WARNING, "%"PRIpreprv": search=1, but failed to turn up any additional solutions",
  477. proc->proc_repr);
  478. }
  479. }
  480. hashes_done2(thr, 0x100000000 * nonces_found, NULL);
  481. }
  482. break;
  483. }
  484. case HFOP_STATUS:
  485. {
  486. const uint8_t *data = &msg.data[8];
  487. struct cgpu_info *proc = hashfast_find_proc(master_thr, msg.chipaddr, 0);
  488. if (unlikely(!proc))
  489. {
  490. applog(LOG_ERR, "%s: Unknown chip address %u",
  491. dev->dev_repr, (unsigned)msg.chipaddr);
  492. inc_hw_errors_only(master_thr);
  493. break;
  494. }
  495. struct hashfast_chip_state * const chipstate = &devstate->chipstates[msg.chipaddr];
  496. hashfast_isn_t isn = hashfast_get_isn(chipstate, msg.hdata);
  497. const float temp = hashfast_temperature_conv(&msg.data[0]);
  498. for (int i = 0; i < HASHFAST_MAX_VOLTAGES; ++i)
  499. chipstate->voltages[i] = hashfast_voltage_conv(msg.data[2 + i]);
  500. int cores_uptodate, cores_active, cores_pending, cores_transitioned;
  501. cores_uptodate = cores_active = cores_pending = cores_transitioned = 0;
  502. for (int i = 0; i < devstate->cores_per_chip; ++i, (proc = proc->next_proc))
  503. {
  504. struct thr_info * const thr = proc->thr[0];
  505. struct hashfast_core_state * const cs = thr->cgpu_data;
  506. const uint8_t bits = data[i / 4] >> (2 * (i % 4));
  507. const bool has_active = bits & 1;
  508. const bool has_pending = bits & 2;
  509. bool try_transition = true;
  510. proc->temp = temp;
  511. if (cs->last_isn <= isn)
  512. ++cores_uptodate;
  513. else
  514. try_transition = false;
  515. if (has_active)
  516. ++cores_active;
  517. if (has_pending)
  518. ++cores_pending;
  519. else
  520. if (try_transition)
  521. {
  522. ++cores_transitioned;
  523. cs->has_pending = false;
  524. thr->queue_full = false;
  525. }
  526. }
  527. applog(LOG_DEBUG, "%s: STATUS from chipaddr=0x%02x with hdata=0x%04x (isn=0x%lx): total=%d uptodate=%d active=%d pending=%d transitioned=%d",
  528. dev->dev_repr, (unsigned)msg.chipaddr, (unsigned)msg.hdata, isn,
  529. devstate->cores_per_chip, cores_uptodate,
  530. cores_active, cores_pending, cores_transitioned);
  531. break;
  532. }
  533. }
  534. return true;
  535. }
  536. static
  537. void hashfast_poll(struct thr_info * const master_thr)
  538. {
  539. struct cgpu_info * const dev = master_thr->cgpu;
  540. struct timeval tv_timeout;
  541. timer_set_delay_from_now(&tv_timeout, 10000);
  542. while (true)
  543. {
  544. if (!hashfast_poll_msg(master_thr))
  545. {
  546. applog(LOG_DEBUG, "%s poll: No more messages", dev->dev_repr);
  547. break;
  548. }
  549. if (timer_passed(&tv_timeout, NULL))
  550. {
  551. applog(LOG_DEBUG, "%s poll: 10ms timeout met", dev->dev_repr);
  552. break;
  553. }
  554. }
  555. timer_set_delay_from_now(&master_thr->tv_poll, 100000);
  556. }
  557. static
  558. struct api_data *hashfast_api_stats(struct cgpu_info * const proc)
  559. {
  560. struct hashfast_dev_state * const devstate = proc->device_data;
  561. struct thr_info * const thr = proc->thr[0];
  562. struct hashfast_core_state * const cs = thr->cgpu_data;
  563. struct hashfast_chip_state * const chipstate = &devstate->chipstates[cs->chipaddr];
  564. struct api_data *root = NULL;
  565. char key[] = "VoltageNN";
  566. for (int i = 0; i < HASHFAST_MAX_VOLTAGES; ++i)
  567. {
  568. snprintf(&key[7], 3, "%d", i);
  569. if (chipstate->voltages[i])
  570. root = api_add_volts(root, key, &chipstate->voltages[i], false);
  571. }
  572. return root;
  573. }
  574. static
  575. struct api_data *hashfast_api_devdetail(struct cgpu_info * const proc)
  576. {
  577. struct thr_info * const thr = proc->thr[0];
  578. struct hashfast_core_state * const cs = thr->cgpu_data;
  579. struct api_data *root = NULL;
  580. root = api_add_uint8(root, "Chip Address", &cs->chipaddr, false);
  581. root = api_add_uint8(root, "Core Address", &cs->coreaddr, false);
  582. return root;
  583. }
  584. #ifdef HAVE_CURSES
  585. static
  586. void hashfast_wlogprint_status(struct cgpu_info * const proc)
  587. {
  588. struct hashfast_dev_state * const devstate = proc->device_data;
  589. struct thr_info * const thr = proc->thr[0];
  590. struct hashfast_core_state * const cs = thr->cgpu_data;
  591. struct hashfast_chip_state * const chipstate = &devstate->chipstates[cs->chipaddr];
  592. {
  593. // -> "NNN.xxx / NNN.xxx / NNN.xxx"
  594. size_t sz = (HASHFAST_MAX_VOLTAGES * 10) + 1;
  595. char buf[sz];
  596. char *s = buf;
  597. int rv = 0;
  598. for (int i = 0; i < HASHFAST_MAX_VOLTAGES; ++i)
  599. {
  600. const float voltage = chipstate->voltages[i];
  601. if (!voltage)
  602. continue;
  603. _SNP("%.3f / ", voltage);
  604. }
  605. if (rv >= 3 && s[-2] == '/')
  606. {
  607. s[-3] = '\0';
  608. wlogprint("Voltages: %s\n", buf);
  609. }
  610. }
  611. }
  612. #endif
  613. struct device_drv hashfast_ums_drv = {
  614. .dname = "hashfast_ums",
  615. .name = "HFA",
  616. .lowl_match = hashfast_lowl_match,
  617. .lowl_probe = hashfast_lowl_probe,
  618. .thread_init = hashfast_init,
  619. .minerloop = minerloop_queue,
  620. .queue_append = hashfast_queue_append,
  621. .queue_flush = hashfast_queue_flush,
  622. .poll = hashfast_poll,
  623. .get_api_stats = hashfast_api_stats,
  624. .get_api_extra_device_detail = hashfast_api_devdetail,
  625. #ifdef HAVE_CURSES
  626. .proc_wlogprint_status = hashfast_wlogprint_status,
  627. #endif
  628. };