driver-icarus.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094
  1. /*
  2. * Copyright 2012-2013 Luke Dashjr
  3. * Copyright 2012 Xiangfu
  4. * Copyright 2012 Andrew Smith
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the Free
  8. * Software Foundation; either version 3 of the License, or (at your option)
  9. * any later version. See COPYING for more details.
  10. */
  11. /*
  12. * Those code should be works fine with V2 and V3 bitstream of Icarus.
  13. * Operation:
  14. * No detection implement.
  15. * Input: 64B = 32B midstate + 20B fill bytes + last 12 bytes of block head.
  16. * Return: send back 32bits immediately when Icarus found a valid nonce.
  17. * no query protocol implemented here, if no data send back in ~11.3
  18. * seconds (full cover time on 32bit nonce range by 380MH/s speed)
  19. * just send another work.
  20. * Notice:
  21. * 1. Icarus will start calculate when you push a work to them, even they
  22. * are busy.
  23. * 2. The 2 FPGAs on Icarus will distribute the job, one will calculate the
  24. * 0 ~ 7FFFFFFF, another one will cover the 80000000 ~ FFFFFFFF.
  25. * 3. It's possible for 2 FPGAs both find valid nonce in the meantime, the 2
  26. * valid nonce will all be send back.
  27. * 4. Icarus will stop work when: a valid nonce has been found or 32 bits
  28. * nonce range is completely calculated.
  29. */
  30. #include "config.h"
  31. #ifdef WIN32
  32. #include <winsock2.h>
  33. #endif
  34. #include <limits.h>
  35. #include <pthread.h>
  36. #include <stdio.h>
  37. #include <sys/time.h>
  38. #include <sys/types.h>
  39. #include <dirent.h>
  40. #include <unistd.h>
  41. #ifndef WIN32
  42. #include <termios.h>
  43. #include <sys/stat.h>
  44. #include <fcntl.h>
  45. #ifndef O_CLOEXEC
  46. #define O_CLOEXEC 0
  47. #endif
  48. #else
  49. #include <windows.h>
  50. #include <io.h>
  51. #endif
  52. #ifdef HAVE_SYS_EPOLL_H
  53. #include <sys/epoll.h>
  54. #define HAVE_EPOLL
  55. #endif
  56. #include "compat.h"
  57. #include "dynclock.h"
  58. #include "elist.h"
  59. #include "icarus-common.h"
  60. #include "miner.h"
  61. #include "fpgautils.h"
  62. // The serial I/O speed - Linux uses a define 'B115200' in bits/termios.h
  63. #define ICARUS_IO_SPEED 115200
  64. // The size of a successful nonce read
  65. #define ICARUS_READ_SIZE 4
  66. // Ensure the sizes are correct for the Serial read
  67. #if (ICARUS_READ_SIZE != 4)
  68. #error ICARUS_READ_SIZE must be 4
  69. #endif
  70. #define ASSERT1(condition) __maybe_unused static char sizeof_uint32_t_must_be_4[(condition)?1:-1]
  71. ASSERT1(sizeof(uint32_t) == 4);
  72. #define ICARUS_READ_TIME(baud) ((double)ICARUS_READ_SIZE * (double)8.0 / (double)(baud))
  73. // In timing mode: Default starting value until an estimate can be obtained
  74. // 5 seconds allows for up to a ~840MH/s device
  75. #define ICARUS_READ_COUNT_TIMING (5 * TIME_FACTOR)
  76. // For a standard Icarus REV3
  77. #define ICARUS_REV3_HASH_TIME 0.00000000264083
  78. // Icarus Rev3 doesn't send a completion message when it finishes
  79. // the full nonce range, so to avoid being idle we must abort the
  80. // work (by starting a new work) shortly before it finishes
  81. //
  82. // Thus we need to estimate 2 things:
  83. // 1) How many hashes were done if the work was aborted
  84. // 2) How high can the timeout be before the Icarus is idle,
  85. // to minimise the number of work started
  86. // We set 2) to 'the calculated estimate' - 1
  87. // to ensure the estimate ends before idle
  88. //
  89. // The simple calculation used is:
  90. // Tn = Total time in seconds to calculate n hashes
  91. // Hs = seconds per hash
  92. // Xn = number of hashes
  93. // W = code overhead per work
  94. //
  95. // Rough but reasonable estimate:
  96. // Tn = Hs * Xn + W (of the form y = mx + b)
  97. //
  98. // Thus:
  99. // Line of best fit (using least squares)
  100. //
  101. // Hs = (n*Sum(XiTi)-Sum(Xi)*Sum(Ti))/(n*Sum(Xi^2)-Sum(Xi)^2)
  102. // W = Sum(Ti)/n - (Hs*Sum(Xi))/n
  103. //
  104. // N.B. W is less when aborting work since we aren't waiting for the reply
  105. // to be transferred back (ICARUS_READ_TIME)
  106. // Calculating the hashes aborted at n seconds is thus just n/Hs
  107. // (though this is still a slight overestimate due to code delays)
  108. //
  109. // Both below must be exceeded to complete a set of data
  110. // Minimum how long after the first, the last data point must be
  111. #define HISTORY_SEC 60
  112. // Minimum how many points a single ICARUS_HISTORY should have
  113. #define MIN_DATA_COUNT 5
  114. // The value above used is doubled each history until it exceeds:
  115. #define MAX_MIN_DATA_COUNT 100
  116. #if (TIME_FACTOR != 10)
  117. #error TIME_FACTOR must be 10
  118. #endif
  119. static struct timeval history_sec = { HISTORY_SEC, 0 };
  120. static const char *MODE_DEFAULT_STR = "default";
  121. static const char *MODE_SHORT_STR = "short";
  122. static const char *MODE_LONG_STR = "long";
  123. static const char *MODE_VALUE_STR = "value";
  124. static const char *MODE_UNKNOWN_STR = "unknown";
  125. #define END_CONDITION 0x0000ffff
  126. #define DEFAULT_DETECT_THRESHOLD 1
  127. // Looking for options in --icarus-timing and --icarus-options:
  128. //
  129. // Code increments this each time we start to look at a device
  130. // However, this means that if other devices are checked by
  131. // the Icarus code (e.g. BFL) they will count in the option offset
  132. //
  133. // This, however, is deterministic so that's OK
  134. //
  135. // If we were to increment after successfully finding an Icarus
  136. // that would be random since an Icarus may fail and thus we'd
  137. // not be able to predict the option order
  138. //
  139. // This also assumes that serial_detect() checks them sequentially
  140. // and in the order specified on the command line
  141. //
  142. static int option_offset = -1;
  143. struct device_drv icarus_drv;
  144. extern void convert_icarus_to_cairnsmore(struct cgpu_info *);
  145. static void rev(unsigned char *s, size_t l)
  146. {
  147. size_t i, j;
  148. unsigned char t;
  149. for (i = 0, j = l - 1; i < j; i++, j--) {
  150. t = s[i];
  151. s[i] = s[j];
  152. s[j] = t;
  153. }
  154. }
  155. #define icarus_open2(devpath, baud, purge) serial_open(devpath, baud, ICARUS_READ_FAULT_DECISECONDS, purge)
  156. #define icarus_open(devpath, baud) icarus_open2(devpath, baud, false)
  157. #define ICA_GETS_ERROR -1
  158. #define ICA_GETS_OK 0
  159. #define ICA_GETS_RESTART 1
  160. #define ICA_GETS_TIMEOUT 2
  161. int icarus_gets(unsigned char *buf, int fd, struct timeval *tv_finish, struct thr_info *thr, int read_count)
  162. {
  163. ssize_t ret = 0;
  164. int rc = 0;
  165. int epollfd = -1;
  166. int read_amount = ICARUS_READ_SIZE;
  167. bool first = true;
  168. #ifdef HAVE_EPOLL
  169. struct epoll_event ev = {
  170. .events = EPOLLIN,
  171. .data.fd = fd,
  172. };
  173. struct epoll_event evr[2];
  174. int epoll_timeout = ICARUS_READ_FAULT_DECISECONDS * 100;
  175. if (thr && thr->work_restart_notifier[1] != -1) {
  176. epollfd = epoll_create(2);
  177. if (epollfd != -1) {
  178. if (-1 == epoll_ctl(epollfd, EPOLL_CTL_ADD, fd, &ev)) {
  179. close(epollfd);
  180. epollfd = -1;
  181. }
  182. {
  183. ev.data.fd = thr->work_restart_notifier[0];
  184. if (-1 == epoll_ctl(epollfd, EPOLL_CTL_ADD, thr->work_restart_notifier[0], &ev))
  185. applog(LOG_ERR, "Icarus: Error adding work restart fd to epoll");
  186. else
  187. {
  188. epoll_timeout *= read_count;
  189. read_count = 1;
  190. }
  191. }
  192. }
  193. else
  194. applog(LOG_ERR, "Icarus: Error creating epoll");
  195. }
  196. #endif
  197. // Read reply 1 byte at a time to get earliest tv_finish
  198. while (true) {
  199. #ifdef HAVE_EPOLL
  200. if (epollfd != -1 && (ret = epoll_wait(epollfd, evr, 2, epoll_timeout)) != -1)
  201. {
  202. if (ret == 1 && evr[0].data.fd == fd)
  203. ret = read(fd, buf, 1);
  204. else
  205. {
  206. if (ret)
  207. notifier_read(thr->work_restart_notifier);
  208. ret = 0;
  209. }
  210. }
  211. else
  212. #endif
  213. ret = read(fd, buf, 1);
  214. if (ret < 0)
  215. return ICA_GETS_ERROR;
  216. if (first)
  217. gettimeofday(tv_finish, NULL);
  218. if (ret >= read_amount)
  219. {
  220. if (epollfd != -1)
  221. close(epollfd);
  222. return ICA_GETS_OK;
  223. }
  224. if (ret > 0) {
  225. buf += ret;
  226. read_amount -= ret;
  227. first = false;
  228. continue;
  229. }
  230. rc++;
  231. if (rc >= read_count) {
  232. if (epollfd != -1)
  233. close(epollfd);
  234. if (opt_debug) {
  235. applog(LOG_DEBUG,
  236. "Icarus Read: No data in %.2f seconds",
  237. (float)rc/(float)TIME_FACTOR);
  238. }
  239. return ICA_GETS_TIMEOUT;
  240. }
  241. if (thr && thr->work_restart) {
  242. if (epollfd != -1)
  243. close(epollfd);
  244. if (opt_debug) {
  245. applog(LOG_DEBUG,
  246. "Icarus Read: Work restart at %.2f seconds",
  247. (float)(rc)/(float)TIME_FACTOR);
  248. }
  249. return ICA_GETS_RESTART;
  250. }
  251. }
  252. }
  253. static int icarus_write(int fd, const void *buf, size_t bufLen)
  254. {
  255. size_t ret;
  256. ret = write(fd, buf, bufLen);
  257. if (unlikely(ret != bufLen))
  258. return 1;
  259. return 0;
  260. }
  261. #define icarus_close(fd) close(fd)
  262. static void do_icarus_close(struct thr_info *thr)
  263. {
  264. struct cgpu_info *icarus = thr->cgpu;
  265. icarus_close(icarus->device_fd);
  266. icarus->device_fd = -1;
  267. }
  268. static const char *timing_mode_str(enum timing_mode timing_mode)
  269. {
  270. switch(timing_mode) {
  271. case MODE_DEFAULT:
  272. return MODE_DEFAULT_STR;
  273. case MODE_SHORT:
  274. return MODE_SHORT_STR;
  275. case MODE_LONG:
  276. return MODE_LONG_STR;
  277. case MODE_VALUE:
  278. return MODE_VALUE_STR;
  279. default:
  280. return MODE_UNKNOWN_STR;
  281. }
  282. }
  283. static void set_timing_mode(int this_option_offset, struct cgpu_info *icarus)
  284. {
  285. struct ICARUS_INFO *info = icarus->cgpu_data;
  286. double Hs;
  287. char buf[BUFSIZ+1];
  288. char *ptr, *comma, *eq;
  289. size_t max;
  290. int i;
  291. if (opt_icarus_timing == NULL)
  292. buf[0] = '\0';
  293. else {
  294. ptr = opt_icarus_timing;
  295. for (i = 0; i < this_option_offset; i++) {
  296. comma = strchr(ptr, ',');
  297. if (comma == NULL)
  298. break;
  299. ptr = comma + 1;
  300. }
  301. comma = strchr(ptr, ',');
  302. if (comma == NULL)
  303. max = strlen(ptr);
  304. else
  305. max = comma - ptr;
  306. if (max > BUFSIZ)
  307. max = BUFSIZ;
  308. strncpy(buf, ptr, max);
  309. buf[max] = '\0';
  310. }
  311. info->read_count = 0;
  312. if (strcasecmp(buf, MODE_SHORT_STR) == 0) {
  313. info->read_count = ICARUS_READ_COUNT_TIMING;
  314. info->timing_mode = MODE_SHORT;
  315. info->do_icarus_timing = true;
  316. } else if (strcasecmp(buf, MODE_LONG_STR) == 0) {
  317. info->read_count = ICARUS_READ_COUNT_TIMING;
  318. info->timing_mode = MODE_LONG;
  319. info->do_icarus_timing = true;
  320. } else if ((Hs = atof(buf)) != 0) {
  321. info->Hs = Hs / NANOSEC;
  322. info->fullnonce = info->Hs * (((double)0xffffffff) + 1);
  323. if ((eq = strchr(buf, '=')) != NULL)
  324. info->read_count = atoi(eq+1);
  325. if (info->read_count < 1)
  326. info->read_count = (int)(info->fullnonce * TIME_FACTOR) - 1;
  327. if (unlikely(info->read_count < 1))
  328. info->read_count = 1;
  329. info->timing_mode = MODE_VALUE;
  330. info->do_icarus_timing = false;
  331. } else {
  332. // Anything else in buf just uses DEFAULT mode
  333. info->fullnonce = info->Hs * (((double)0xffffffff) + 1);
  334. if ((eq = strchr(buf, '=')) != NULL)
  335. info->read_count = atoi(eq+1);
  336. int def_read_count = ICARUS_READ_COUNT_TIMING;
  337. if (info->timing_mode == MODE_DEFAULT) {
  338. if (icarus->drv == &icarus_drv) {
  339. info->do_default_detection = 0x10;
  340. } else {
  341. def_read_count = (int)(info->fullnonce * TIME_FACTOR) - 1;
  342. }
  343. info->do_icarus_timing = false;
  344. }
  345. if (info->read_count < 1)
  346. info->read_count = def_read_count;
  347. }
  348. info->min_data_count = MIN_DATA_COUNT;
  349. applog(LOG_DEBUG, "%"PRIpreprv": Init: mode=%s read_count=%d Hs=%e",
  350. icarus->proc_repr,
  351. timing_mode_str(info->timing_mode), info->read_count, info->Hs);
  352. }
  353. static uint32_t mask(int work_division)
  354. {
  355. uint32_t nonce_mask = 0x7fffffff;
  356. // yes we can calculate these, but this way it's easy to see what they are
  357. switch (work_division) {
  358. case 1:
  359. nonce_mask = 0xffffffff;
  360. break;
  361. case 2:
  362. nonce_mask = 0x7fffffff;
  363. break;
  364. case 4:
  365. nonce_mask = 0x3fffffff;
  366. break;
  367. case 8:
  368. nonce_mask = 0x1fffffff;
  369. break;
  370. default:
  371. quit(1, "Invalid2 icarus-options for work_division (%d) must be 1, 2, 4 or 8", work_division);
  372. }
  373. return nonce_mask;
  374. }
  375. static void get_options(int this_option_offset, struct ICARUS_INFO *info)
  376. {
  377. int *baud = &info->baud;
  378. int *work_division = &info->work_division;
  379. int *fpga_count = &info->fpga_count;
  380. char buf[BUFSIZ+1];
  381. char *ptr, *comma, *colon, *colon2;
  382. size_t max;
  383. int i, tmp;
  384. if (opt_icarus_options == NULL)
  385. buf[0] = '\0';
  386. else {
  387. ptr = opt_icarus_options;
  388. for (i = 0; i < this_option_offset; i++) {
  389. comma = strchr(ptr, ',');
  390. if (comma == NULL)
  391. break;
  392. ptr = comma + 1;
  393. }
  394. comma = strchr(ptr, ',');
  395. if (comma == NULL)
  396. max = strlen(ptr);
  397. else
  398. max = comma - ptr;
  399. if (max > BUFSIZ)
  400. max = BUFSIZ;
  401. strncpy(buf, ptr, max);
  402. buf[max] = '\0';
  403. }
  404. if (*buf) {
  405. colon = strchr(buf, ':');
  406. if (colon)
  407. *(colon++) = '\0';
  408. if (*buf) {
  409. tmp = atoi(buf);
  410. switch (tmp) {
  411. case 115200:
  412. *baud = 115200;
  413. break;
  414. case 57600:
  415. *baud = 57600;
  416. break;
  417. default:
  418. quit(1, "Invalid icarus-options for baud (%s) must be 115200 or 57600", buf);
  419. }
  420. }
  421. if (colon && *colon) {
  422. colon2 = strchr(colon, ':');
  423. if (colon2)
  424. *(colon2++) = '\0';
  425. if (*colon) {
  426. info->user_set |= 1;
  427. tmp = atoi(colon);
  428. if (tmp == 1 || tmp == 2 || tmp == 4 || tmp == 8) {
  429. *work_division = tmp;
  430. *fpga_count = tmp; // default to the same
  431. } else {
  432. quit(1, "Invalid icarus-options for work_division (%s) must be 1, 2, 4 or 8", colon);
  433. }
  434. }
  435. if (colon2 && *colon2) {
  436. colon = strchr(colon2, ':');
  437. if (colon)
  438. *(colon++) = '\0';
  439. if (*colon2) {
  440. info->user_set |= 2;
  441. tmp = atoi(colon2);
  442. if (tmp > 0 && tmp <= *work_division)
  443. *fpga_count = tmp;
  444. else {
  445. quit(1, "Invalid icarus-options for fpga_count (%s) must be >0 and <=work_division (%d)", colon2, *work_division);
  446. }
  447. }
  448. if (colon && *colon) {
  449. colon2 = strchr(colon, '-') ?: "";
  450. if (*colon2)
  451. *(colon2++) = '\0';
  452. if (strchr(colon, 'r'))
  453. info->quirk_reopen = 2;
  454. if (strchr(colon2, 'r'))
  455. info->quirk_reopen = 0;
  456. }
  457. }
  458. }
  459. }
  460. }
  461. bool icarus_detect_custom(const char *devpath, struct device_drv *api, struct ICARUS_INFO *info)
  462. {
  463. int this_option_offset = ++option_offset;
  464. struct timeval tv_start, tv_finish;
  465. int fd;
  466. // Block 171874 nonce = (0xa2870100) = 0x000187a2
  467. // N.B. golden_ob MUST take less time to calculate
  468. // than the timeout set in icarus_open()
  469. // This one takes ~0.53ms on Rev3 Icarus
  470. const char golden_ob[] =
  471. "4679ba4ec99876bf4bfe086082b40025"
  472. "4df6c356451471139a3afa71e48f544a"
  473. "00000000000000000000000000000000"
  474. "0000000087320b1a1426674f2fa722ce";
  475. /* NOTE: This gets sent to basically every port specified in --scan-serial,
  476. * even ones that aren't Icarus; be sure they can all handle it, when
  477. * this is changed...
  478. * BitForce: Ignores entirely
  479. * ModMiner: Starts (useless) work, gets back to clean state
  480. */
  481. const char golden_nonce[] = "000187a2";
  482. const uint32_t golden_nonce_val = 0x000187a2;
  483. unsigned char ob_bin[64], nonce_bin[ICARUS_READ_SIZE];
  484. char *nonce_hex;
  485. get_options(this_option_offset, info);
  486. int baud = info->baud;
  487. int work_division = info->work_division;
  488. int fpga_count = info->fpga_count;
  489. applog(LOG_DEBUG, "Icarus Detect: Attempting to open %s", devpath);
  490. fd = icarus_open2(devpath, baud, true);
  491. if (unlikely(fd == -1)) {
  492. applog(LOG_DEBUG, "Icarus Detect: Failed to open %s", devpath);
  493. return false;
  494. }
  495. hex2bin(ob_bin, golden_ob, sizeof(ob_bin));
  496. icarus_write(fd, ob_bin, sizeof(ob_bin));
  497. gettimeofday(&tv_start, NULL);
  498. memset(nonce_bin, 0, sizeof(nonce_bin));
  499. icarus_gets(nonce_bin, fd, &tv_finish, NULL, 1);
  500. icarus_close(fd);
  501. nonce_hex = bin2hex(nonce_bin, sizeof(nonce_bin));
  502. if (strncmp(nonce_hex, golden_nonce, 8)) {
  503. applog(LOG_DEBUG,
  504. "Icarus Detect: "
  505. "Test failed at %s: get %s, should: %s",
  506. devpath, nonce_hex, golden_nonce);
  507. free(nonce_hex);
  508. return false;
  509. }
  510. applog(LOG_DEBUG,
  511. "Icarus Detect: "
  512. "Test succeeded at %s: got %s",
  513. devpath, nonce_hex);
  514. free(nonce_hex);
  515. if (serial_claim(devpath, api)) {
  516. const char *claimedby = serial_claim(devpath, api)->dname;
  517. applog(LOG_DEBUG, "Icarus device %s already claimed by other driver: %s", devpath, claimedby);
  518. return false;
  519. }
  520. /* We have a real Icarus! */
  521. struct cgpu_info *icarus;
  522. icarus = calloc(1, sizeof(struct cgpu_info));
  523. icarus->drv = api;
  524. icarus->device_path = strdup(devpath);
  525. icarus->device_fd = -1;
  526. icarus->threads = 1;
  527. add_cgpu(icarus);
  528. applog(LOG_INFO, "Found %"PRIpreprv" at %s",
  529. icarus->proc_repr,
  530. devpath);
  531. applog(LOG_DEBUG, "%"PRIpreprv": Init: baud=%d work_division=%d fpga_count=%d",
  532. icarus->proc_repr,
  533. baud, work_division, fpga_count);
  534. icarus->cgpu_data = info;
  535. info->nonce_mask = mask(work_division);
  536. info->golden_hashes = (golden_nonce_val & info->nonce_mask) * fpga_count;
  537. timersub(&tv_finish, &tv_start, &(info->golden_tv));
  538. set_timing_mode(this_option_offset, icarus);
  539. return true;
  540. }
  541. static bool icarus_detect_one(const char *devpath)
  542. {
  543. struct ICARUS_INFO *info = calloc(1, sizeof(struct ICARUS_INFO));
  544. if (unlikely(!info))
  545. quit(1, "Failed to malloc ICARUS_INFO");
  546. info->baud = ICARUS_IO_SPEED;
  547. info->work_division = 2;
  548. info->fpga_count = 2;
  549. info->quirk_reopen = 1;
  550. info->Hs = ICARUS_REV3_HASH_TIME;
  551. info->timing_mode = MODE_DEFAULT;
  552. if (!icarus_detect_custom(devpath, &icarus_drv, info)) {
  553. free(info);
  554. return false;
  555. }
  556. return true;
  557. }
  558. static void icarus_detect()
  559. {
  560. serial_detect(&icarus_drv, icarus_detect_one);
  561. }
  562. static bool icarus_prepare(struct thr_info *thr)
  563. {
  564. struct cgpu_info *icarus = thr->cgpu;
  565. struct ICARUS_INFO *info = icarus->cgpu_data;
  566. struct timeval now;
  567. icarus->device_fd = -1;
  568. int fd = icarus_open2(icarus->device_path, info->baud, true);
  569. if (unlikely(-1 == fd)) {
  570. applog(LOG_ERR, "Failed to open Icarus on %s",
  571. icarus->device_path);
  572. return false;
  573. }
  574. icarus->device_fd = fd;
  575. applog(LOG_INFO, "Opened Icarus on %s", icarus->device_path);
  576. gettimeofday(&now, NULL);
  577. get_datestamp(icarus->init, &now);
  578. struct icarus_state *state;
  579. thr->cgpu_data = state = calloc(1, sizeof(*state));
  580. state->firstrun = true;
  581. #ifdef HAVE_EPOLL
  582. int epollfd = epoll_create(2);
  583. if (epollfd != -1)
  584. {
  585. close(epollfd);
  586. notifier_init(thr->work_restart_notifier);
  587. }
  588. #endif
  589. return true;
  590. }
  591. static bool icarus_reopen(struct cgpu_info *icarus, struct icarus_state *state, int *fdp)
  592. {
  593. struct ICARUS_INFO *info = icarus->cgpu_data;
  594. // Reopen the serial port to workaround a USB-host-chipset-specific issue with the Icarus's buggy USB-UART
  595. icarus_close(icarus->device_fd);
  596. *fdp = icarus->device_fd = icarus_open(icarus->device_path, info->baud);
  597. if (unlikely(-1 == *fdp)) {
  598. applog(LOG_ERR, "%"PRIpreprv": Failed to reopen on %s", icarus->proc_repr, icarus->device_path);
  599. dev_error(icarus, REASON_DEV_COMMS_ERROR);
  600. state->firstrun = true;
  601. return false;
  602. }
  603. return true;
  604. }
  605. static bool icarus_start_work(struct thr_info *thr, const unsigned char *ob_bin)
  606. {
  607. struct cgpu_info *icarus = thr->cgpu;
  608. struct icarus_state *state = thr->cgpu_data;
  609. int fd = icarus->device_fd;
  610. int ret;
  611. char *ob_hex;
  612. gettimeofday(&state->tv_workstart, NULL);
  613. ret = icarus_write(fd, ob_bin, 64);
  614. if (ret) {
  615. do_icarus_close(thr);
  616. applog(LOG_ERR, "ICA%i: Comms error", icarus->device_id);
  617. dev_error(icarus, REASON_DEV_COMMS_ERROR);
  618. return false; /* This should never happen */
  619. }
  620. if (opt_debug) {
  621. ob_hex = bin2hex(ob_bin, 64);
  622. applog(LOG_DEBUG, "%"PRIpreprv" sent: %s",
  623. icarus->proc_repr,
  624. ob_hex);
  625. free(ob_hex);
  626. }
  627. return true;
  628. }
  629. static int64_t icarus_scanhash(struct thr_info *thr, struct work *work,
  630. __maybe_unused int64_t max_nonce)
  631. {
  632. struct cgpu_info *icarus;
  633. int fd;
  634. int ret;
  635. struct ICARUS_INFO *info;
  636. unsigned char ob_bin[64] = {0}, nonce_bin[ICARUS_READ_SIZE] = {0};
  637. uint32_t nonce;
  638. int64_t hash_count;
  639. struct timeval tv_start, elapsed;
  640. struct timeval tv_history_start, tv_history_finish;
  641. double Ti, Xi;
  642. int curr_hw_errors, i;
  643. bool was_hw_error;
  644. struct ICARUS_HISTORY *history0, *history;
  645. int count;
  646. double Hs, W, fullnonce;
  647. int read_count;
  648. int64_t estimate_hashes;
  649. uint32_t values;
  650. int64_t hash_count_range;
  651. elapsed.tv_sec = elapsed.tv_usec = 0;
  652. icarus = thr->cgpu;
  653. struct icarus_state *state = thr->cgpu_data;
  654. // Prepare the next work immediately
  655. memcpy(ob_bin, work->midstate, 32);
  656. memcpy(ob_bin + 52, work->data + 64, 12);
  657. if (!(memcmp(&ob_bin[56], "\xff\xff\xff\xff", 4)
  658. || memcmp(&ob_bin, "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0", 32))) {
  659. // This sequence is used on cairnsmore bitstreams for commands, NEVER send it otherwise
  660. applog(LOG_WARNING, "%"PRIpreprv": Received job attempting to send a command, corrupting it!",
  661. icarus->proc_repr);
  662. ob_bin[56] = 0;
  663. }
  664. rev(ob_bin, 32);
  665. rev(ob_bin + 52, 12);
  666. // Wait for the previous run's result
  667. fd = icarus->device_fd;
  668. info = icarus->cgpu_data;
  669. if (!state->firstrun) {
  670. if (state->changework)
  671. {
  672. state->changework = false;
  673. ret = ICA_GETS_RESTART;
  674. }
  675. else
  676. {
  677. /* Icarus will return 4 bytes (ICARUS_READ_SIZE) nonces or nothing */
  678. ret = icarus_gets(nonce_bin, fd, &state->tv_workfinish, thr, info->read_count);
  679. switch (ret) {
  680. case ICA_GETS_RESTART:
  681. // The prepared work is invalid, and the current work is abandoned
  682. // Go back to the main loop to get the next work, and stuff
  683. // Returning to the main loop will clear work_restart, so use a flag...
  684. state->changework = true;
  685. return 0;
  686. case ICA_GETS_ERROR:
  687. do_icarus_close(thr);
  688. applog(LOG_ERR, "ICA%i: Comms error", icarus->device_id);
  689. dev_error(icarus, REASON_DEV_COMMS_ERROR);
  690. if (!icarus_reopen(icarus, state, &fd))
  691. return -1;
  692. break;
  693. case ICA_GETS_TIMEOUT:
  694. if (info->quirk_reopen == 1 && !icarus_reopen(icarus, state, &fd))
  695. return -1;
  696. case ICA_GETS_OK:
  697. break;
  698. }
  699. }
  700. tv_start = state->tv_workstart;
  701. timersub(&state->tv_workfinish, &tv_start, &elapsed);
  702. }
  703. else
  704. if (fd == -1 && !icarus_reopen(icarus, state, &fd))
  705. return -1;
  706. #ifndef WIN32
  707. tcflush(fd, TCOFLUSH);
  708. #endif
  709. memcpy(&nonce, nonce_bin, sizeof(nonce_bin));
  710. nonce = be32toh(nonce);
  711. // Handle dynamic clocking for "subclass" devices
  712. // This needs to run before sending next job, since it hashes the command too
  713. if (info->dclk.freqM && likely(!state->firstrun)) {
  714. int qsec = ((4 * elapsed.tv_sec) + (elapsed.tv_usec / 250000)) ?: 1;
  715. for (int n = qsec; n; --n)
  716. dclk_gotNonces(&info->dclk);
  717. if (nonce && !test_nonce(&state->last_work, nonce, false))
  718. dclk_errorCount(&info->dclk, qsec);
  719. dclk_preUpdate(&info->dclk);
  720. dclk_updateFreq(&info->dclk, info->dclk_change_clock_func, thr);
  721. }
  722. if (!icarus_start_work(thr, ob_bin))
  723. /* This should never happen */
  724. state->firstrun = true;
  725. if (info->quirk_reopen == 2 && !icarus_reopen(icarus, state, &fd))
  726. state->firstrun = true;
  727. work->blk.nonce = 0xffffffff;
  728. if (state->firstrun) {
  729. state->firstrun = false;
  730. __copy_work(&state->last_work, work);
  731. return 0;
  732. }
  733. // OK, done starting Icarus's next job... now process the last run's result!
  734. // aborted before becoming idle, get new work
  735. if (ret == ICA_GETS_TIMEOUT || ret == ICA_GETS_RESTART) {
  736. __copy_work(&state->last_work, work);
  737. // ONLY up to just when it aborted
  738. // We didn't read a reply so we don't subtract ICARUS_READ_TIME
  739. estimate_hashes = ((double)(elapsed.tv_sec)
  740. + ((double)(elapsed.tv_usec))/((double)1000000)) / info->Hs;
  741. // If some Serial-USB delay allowed the full nonce range to
  742. // complete it can't have done more than a full nonce
  743. if (unlikely(estimate_hashes > 0xffffffff))
  744. estimate_hashes = 0xffffffff;
  745. if (opt_debug) {
  746. applog(LOG_DEBUG, "%"PRIpreprv" no nonce = 0x%08"PRIx64" hashes (%"PRId64".%06lus)",
  747. icarus->proc_repr,
  748. (uint64_t)estimate_hashes,
  749. (int64_t)elapsed.tv_sec, (unsigned long)elapsed.tv_usec);
  750. }
  751. return estimate_hashes;
  752. }
  753. curr_hw_errors = icarus->hw_errors;
  754. submit_nonce(thr, &state->last_work, nonce);
  755. was_hw_error = (curr_hw_errors > icarus->hw_errors);
  756. __copy_work(&state->last_work, work);
  757. // Force a USB close/reopen on any hw error
  758. if (was_hw_error)
  759. if (info->quirk_reopen != 2) {
  760. if (!icarus_reopen(icarus, state, &fd))
  761. state->firstrun = true;
  762. // Some devices (Cairnsmore1, for example) abort hashing when reopened, so send the job again
  763. if (!icarus_start_work(thr, ob_bin))
  764. state->firstrun = true;
  765. }
  766. hash_count = (nonce & info->nonce_mask);
  767. hash_count++;
  768. hash_count *= info->fpga_count;
  769. if (opt_debug) {
  770. applog(LOG_DEBUG, "%"PRIpreprv" nonce = 0x%08x = 0x%08" PRIx64 " hashes (%"PRId64".%06lus)",
  771. icarus->proc_repr,
  772. nonce,
  773. (uint64_t)hash_count,
  774. (int64_t)elapsed.tv_sec, (unsigned long)elapsed.tv_usec);
  775. }
  776. if (info->do_default_detection && elapsed.tv_sec >= DEFAULT_DETECT_THRESHOLD) {
  777. int MHs = (double)hash_count / ((double)elapsed.tv_sec * 1e6 + (double)elapsed.tv_usec);
  778. --info->do_default_detection;
  779. applog(LOG_DEBUG, "%"PRIpreprv": Autodetect device speed: %d MH/s", icarus->proc_repr, MHs);
  780. if (MHs <= 370 || MHs > 420) {
  781. // Not a real Icarus: enable short timing
  782. applog(LOG_WARNING, "%"PRIpreprv": Seems too %s to be an Icarus; calibrating with short timing", icarus->proc_repr, MHs>380?"fast":"slow");
  783. info->timing_mode = MODE_SHORT;
  784. info->do_icarus_timing = true;
  785. info->do_default_detection = 0;
  786. }
  787. else
  788. if (MHs <= 380) {
  789. // Real Icarus?
  790. if (!info->do_default_detection) {
  791. applog(LOG_DEBUG, "%"PRIpreprv": Seems to be a real Icarus", icarus->proc_repr);
  792. info->read_count = (int)(info->fullnonce * TIME_FACTOR) - 1;
  793. }
  794. }
  795. else
  796. if (MHs <= 420) {
  797. // Enterpoint Cairnsmore1
  798. size_t old_repr_len = strlen(icarus->proc_repr);
  799. char old_repr[old_repr_len + 1];
  800. strcpy(old_repr, icarus->proc_repr);
  801. convert_icarus_to_cairnsmore(icarus);
  802. info->do_default_detection = 0;
  803. applog(LOG_WARNING, "%"PRIpreprv": Detected Cairnsmore1 device, upgrading driver to %"PRIpreprv, old_repr, icarus->proc_repr);
  804. }
  805. }
  806. // ignore possible end condition values ... and hw errors
  807. if (info->do_icarus_timing
  808. && !was_hw_error
  809. && ((nonce & info->nonce_mask) > END_CONDITION)
  810. && ((nonce & info->nonce_mask) < (info->nonce_mask & ~END_CONDITION))) {
  811. gettimeofday(&tv_history_start, NULL);
  812. history0 = &(info->history[0]);
  813. if (history0->values == 0)
  814. timeradd(&tv_start, &history_sec, &(history0->finish));
  815. Ti = (double)(elapsed.tv_sec)
  816. + ((double)(elapsed.tv_usec))/((double)1000000)
  817. - ((double)ICARUS_READ_TIME(info->baud));
  818. Xi = (double)hash_count;
  819. history0->sumXiTi += Xi * Ti;
  820. history0->sumXi += Xi;
  821. history0->sumTi += Ti;
  822. history0->sumXi2 += Xi * Xi;
  823. history0->values++;
  824. if (history0->hash_count_max < hash_count)
  825. history0->hash_count_max = hash_count;
  826. if (history0->hash_count_min > hash_count || history0->hash_count_min == 0)
  827. history0->hash_count_min = hash_count;
  828. if (history0->values >= info->min_data_count
  829. && timercmp(&tv_start, &(history0->finish), >)) {
  830. for (i = INFO_HISTORY; i > 0; i--)
  831. memcpy(&(info->history[i]),
  832. &(info->history[i-1]),
  833. sizeof(struct ICARUS_HISTORY));
  834. // Initialise history0 to zero for summary calculation
  835. memset(history0, 0, sizeof(struct ICARUS_HISTORY));
  836. // We just completed a history data set
  837. // So now recalc read_count based on the whole history thus we will
  838. // initially get more accurate until it completes INFO_HISTORY
  839. // total data sets
  840. count = 0;
  841. for (i = 1 ; i <= INFO_HISTORY; i++) {
  842. history = &(info->history[i]);
  843. if (history->values >= MIN_DATA_COUNT) {
  844. count++;
  845. history0->sumXiTi += history->sumXiTi;
  846. history0->sumXi += history->sumXi;
  847. history0->sumTi += history->sumTi;
  848. history0->sumXi2 += history->sumXi2;
  849. history0->values += history->values;
  850. if (history0->hash_count_max < history->hash_count_max)
  851. history0->hash_count_max = history->hash_count_max;
  852. if (history0->hash_count_min > history->hash_count_min || history0->hash_count_min == 0)
  853. history0->hash_count_min = history->hash_count_min;
  854. }
  855. }
  856. // All history data
  857. Hs = (history0->values*history0->sumXiTi - history0->sumXi*history0->sumTi)
  858. / (history0->values*history0->sumXi2 - history0->sumXi*history0->sumXi);
  859. W = history0->sumTi/history0->values - Hs*history0->sumXi/history0->values;
  860. hash_count_range = history0->hash_count_max - history0->hash_count_min;
  861. values = history0->values;
  862. // Initialise history0 to zero for next data set
  863. memset(history0, 0, sizeof(struct ICARUS_HISTORY));
  864. fullnonce = W + Hs * (((double)0xffffffff) + 1);
  865. read_count = (int)(fullnonce * TIME_FACTOR) - 1;
  866. info->Hs = Hs;
  867. info->read_count = read_count;
  868. info->fullnonce = fullnonce;
  869. info->count = count;
  870. info->W = W;
  871. info->values = values;
  872. info->hash_count_range = hash_count_range;
  873. if (info->min_data_count < MAX_MIN_DATA_COUNT)
  874. info->min_data_count *= 2;
  875. else if (info->timing_mode == MODE_SHORT)
  876. info->do_icarus_timing = false;
  877. // applog(LOG_DEBUG, "%"PRIpreprv" Re-estimate: read_count=%d fullnonce=%fs history count=%d Hs=%e W=%e values=%d hash range=0x%08lx min data count=%u", icarus->proc_repr, read_count, fullnonce, count, Hs, W, values, hash_count_range, info->min_data_count);
  878. applog(LOG_DEBUG, "%"PRIpreprv" Re-estimate: Hs=%e W=%e read_count=%d fullnonce=%.3fs",
  879. icarus->proc_repr,
  880. Hs, W, read_count, fullnonce);
  881. }
  882. info->history_count++;
  883. gettimeofday(&tv_history_finish, NULL);
  884. timersub(&tv_history_finish, &tv_history_start, &tv_history_finish);
  885. timeradd(&tv_history_finish, &(info->history_time), &(info->history_time));
  886. }
  887. return hash_count;
  888. }
  889. static struct api_data *icarus_drv_stats(struct cgpu_info *cgpu)
  890. {
  891. struct api_data *root = NULL;
  892. struct ICARUS_INFO *info = cgpu->cgpu_data;
  893. // Warning, access to these is not locked - but we don't really
  894. // care since hashing performance is way more important than
  895. // locking access to displaying API debug 'stats'
  896. // If locking becomes an issue for any of them, use copy_data=true also
  897. root = api_add_int(root, "read_count", &(info->read_count), false);
  898. root = api_add_double(root, "fullnonce", &(info->fullnonce), false);
  899. root = api_add_int(root, "count", &(info->count), false);
  900. root = api_add_hs(root, "Hs", &(info->Hs), false);
  901. root = api_add_double(root, "W", &(info->W), false);
  902. root = api_add_uint(root, "total_values", &(info->values), false);
  903. root = api_add_uint64(root, "range", &(info->hash_count_range), false);
  904. root = api_add_uint64(root, "history_count", &(info->history_count), false);
  905. root = api_add_timeval(root, "history_time", &(info->history_time), false);
  906. root = api_add_uint(root, "min_data_count", &(info->min_data_count), false);
  907. root = api_add_uint(root, "timing_values", &(info->history[0].values), false);
  908. root = api_add_const(root, "timing_mode", timing_mode_str(info->timing_mode), false);
  909. root = api_add_bool(root, "is_timing", &(info->do_icarus_timing), false);
  910. root = api_add_int(root, "baud", &(info->baud), false);
  911. root = api_add_int(root, "work_division", &(info->work_division), false);
  912. root = api_add_int(root, "fpga_count", &(info->fpga_count), false);
  913. return root;
  914. }
  915. static void icarus_shutdown(struct thr_info *thr)
  916. {
  917. do_icarus_close(thr);
  918. free(thr->cgpu_data);
  919. }
  920. struct device_drv icarus_drv = {
  921. .dname = "icarus",
  922. .name = "ICA",
  923. .drv_detect = icarus_detect,
  924. .get_api_stats = icarus_drv_stats,
  925. .thread_prepare = icarus_prepare,
  926. .scanhash = icarus_scanhash,
  927. .thread_shutdown = icarus_shutdown,
  928. };