driver-avalonmm.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833
  1. /*
  2. * Copyright 2013 Con Kolivas <kernel@kolivas.org>
  3. * Copyright 2012-2014 Xiangfu <xiangfu@openmobilefree.com>
  4. * Copyright 2012 Luke Dashjr
  5. * Copyright 2012 Andrew Smith
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the Free
  9. * Software Foundation; either version 3 of the License, or (at your option)
  10. * any later version. See COPYING for more details.
  11. */
  12. #include "config.h"
  13. #include <limits.h>
  14. #include <pthread.h>
  15. #include <stdio.h>
  16. #include <sys/time.h>
  17. #include <sys/types.h>
  18. #include <sys/select.h>
  19. #include <dirent.h>
  20. #include <unistd.h>
  21. #ifndef WIN32
  22. #include <termios.h>
  23. #include <sys/stat.h>
  24. #include <fcntl.h>
  25. #ifndef O_CLOEXEC
  26. #define O_CLOEXEC 0
  27. #endif
  28. #else
  29. #include <windows.h>
  30. #include <io.h>
  31. #endif
  32. #include <utlist.h>
  33. #include "miner.h"
  34. #include "driver-avalonmm.h"
  35. #include "lowl-vcom.h"
  36. #include "util.h"
  37. #include "work2d.h"
  38. #define ASSERT1(condition) __maybe_unused static char sizeof_uint32_t_must_be_4[(condition)?1:-1]
  39. ASSERT1(sizeof(uint32_t) == 4);
  40. BFG_REGISTER_DRIVER(avalon2_drv)
  41. int opt_avalon2_freq_min = AVA2_DEFAULT_FREQUENCY;
  42. int opt_avalon2_freq_max = AVA2_DEFAULT_FREQUENCY_MAX;
  43. int opt_avalon2_fan_min = AVA2_DEFAULT_FAN_PWM;
  44. int opt_avalon2_fan_max = AVA2_DEFAULT_FAN_MAX;
  45. int opt_avalon2_voltage_min = AVA2_DEFAULT_VOLTAGE;
  46. int opt_avalon2_voltage_max = AVA2_DEFAULT_VOLTAGE_MAX;
  47. static inline uint8_t rev8(uint8_t d)
  48. {
  49. int i;
  50. uint8_t out = 0;
  51. /* (from left to right) */
  52. for (i = 0; i < 8; i++)
  53. if (d & (1 << i))
  54. out |= (1 << (7 - i));
  55. return out;
  56. }
  57. char *set_avalon2_fan(char *arg)
  58. {
  59. int val1, val2, ret;
  60. ret = sscanf(arg, "%d-%d", &val1, &val2);
  61. if (ret < 1)
  62. return "No values passed to avalon2-fan";
  63. if (ret == 1)
  64. val2 = val1;
  65. if (val1 < 0 || val1 > 100 || val2 < 0 || val2 > 100 || val2 < val1)
  66. return "Invalid value passed to avalon2-fan";
  67. opt_avalon2_fan_min = AVA2_PWM_MAX - val1 * AVA2_PWM_MAX / 100;
  68. opt_avalon2_fan_max = AVA2_PWM_MAX - val2 * AVA2_PWM_MAX / 100;
  69. return NULL;
  70. }
  71. char *set_avalon2_freq(char *arg)
  72. {
  73. int val1, val2, ret;
  74. ret = sscanf(arg, "%d-%d", &val1, &val2);
  75. if (ret < 1)
  76. return "No values passed to avalon2-freq";
  77. if (ret == 1)
  78. val2 = val1;
  79. if (val1 < AVA2_DEFAULT_FREQUENCY_MIN || val1 > AVA2_DEFAULT_FREQUENCY_MAX ||
  80. val2 < AVA2_DEFAULT_FREQUENCY_MIN || val2 > AVA2_DEFAULT_FREQUENCY_MAX ||
  81. val2 < val1)
  82. return "Invalid value passed to avalon2-freq";
  83. opt_avalon2_freq_min = val1;
  84. opt_avalon2_freq_max = val2;
  85. return NULL;
  86. }
  87. char *set_avalon2_voltage(char *arg)
  88. {
  89. int val1, val2, ret;
  90. ret = sscanf(arg, "%d-%d", &val1, &val2);
  91. if (ret < 1)
  92. return "No values passed to avalon2-voltage";
  93. if (ret == 1)
  94. val2 = val1;
  95. if (val1 < AVA2_DEFAULT_VOLTAGE_MIN || val1 > AVA2_DEFAULT_VOLTAGE_MAX ||
  96. val2 < AVA2_DEFAULT_VOLTAGE_MIN || val2 > AVA2_DEFAULT_VOLTAGE_MAX ||
  97. val2 < val1)
  98. return "Invalid value passed to avalon2-voltage";
  99. opt_avalon2_voltage_min = val1;
  100. opt_avalon2_voltage_max = val2;
  101. return NULL;
  102. }
  103. static int avalon2_init_pkg(struct avalon2_pkg *pkg, uint8_t type, uint8_t idx, uint8_t cnt)
  104. {
  105. unsigned short crc;
  106. pkg->head[0] = AVA2_H1;
  107. pkg->head[1] = AVA2_H2;
  108. pkg->type = type;
  109. pkg->idx = idx;
  110. pkg->cnt = cnt;
  111. crc = crc16xmodem(pkg->data, AVA2_P_DATA_LEN);
  112. pkg->crc[0] = (crc & 0xff00) >> 8;
  113. pkg->crc[1] = crc & 0x00ff;
  114. return 0;
  115. }
  116. static int decode_pkg(struct thr_info *thr, struct avalon2_ret *ar, uint8_t *pkg)
  117. {
  118. struct cgpu_info *avalon2 = NULL;
  119. struct avalon2_info *info = NULL;
  120. unsigned int expected_crc;
  121. unsigned int actual_crc;
  122. uint32_t nonce, nonce2, miner, modular_id;
  123. void *xnonce2;
  124. int pool_no;
  125. uint32_t jobid;
  126. int tmp;
  127. int type = AVA2_GETS_ERROR;
  128. if (thr) {
  129. avalon2 = thr->cgpu;
  130. info = avalon2->device_data;
  131. }
  132. memcpy((uint8_t *)ar, pkg, AVA2_READ_SIZE);
  133. if (ar->head[0] == AVA2_H1 && ar->head[1] == AVA2_H2) {
  134. expected_crc = crc16xmodem(ar->data, AVA2_P_DATA_LEN);
  135. actual_crc = (ar->crc[0] & 0xff) |
  136. ((ar->crc[1] & 0xff) << 8);
  137. type = ar->type;
  138. applog(LOG_DEBUG, "Avalon2: %d: expected crc(%04x), actural_crc(%04x)", type, expected_crc, actual_crc);
  139. if (expected_crc != actual_crc)
  140. goto out;
  141. memcpy(&modular_id, ar->data + 28, 4);
  142. modular_id = be32toh(modular_id);
  143. if (modular_id == 3)
  144. modular_id = 0;
  145. switch(type) {
  146. case AVA2_P_NONCE:
  147. memcpy(&miner, ar->data + 0, 4);
  148. memcpy(&pool_no, ar->data + 4, 4);
  149. // FIXME: How is xnonce2sz > 4 handled?
  150. xnonce2 = &ar->data[12 - work2d_xnonce2sz];
  151. memcpy(&nonce2, ar->data + 8, 4);
  152. /* Calc time ar->data + 12 */
  153. memcpy(&nonce, ar->data + 16, 4);
  154. memcpy(&jobid, ar->data + 20, sizeof(jobid));
  155. miner = be32toh(miner);
  156. pool_no = be32toh(pool_no);
  157. if (miner >= AVA2_DEFAULT_MINERS ||
  158. modular_id >= AVA2_DEFAULT_MINERS ||
  159. pool_no >= total_pools ||
  160. pool_no < 0) {
  161. applog(LOG_DEBUG, "Avalon2: Wrong miner/pool/id no %d,%d,%d", miner, pool_no, modular_id);
  162. break;
  163. } else
  164. if (thr)
  165. info->matching_work[modular_id * AVA2_DEFAULT_MINERS + miner]++;
  166. nonce2 = bswap_32(nonce2);
  167. nonce = be32toh(nonce);
  168. nonce -= 0x180;
  169. applog(LOG_DEBUG, "Avalon2: Found! [%08lx] %d:(%08x) (%08x)",
  170. (unsigned long)jobid, pool_no, nonce2, nonce);
  171. if (jobid != info->jobid)
  172. break;
  173. if (thr && !info->new_stratum)
  174. work2d_submit_nonce(thr, &info->swork, &info->tv_prepared, xnonce2, info->xnonce1, nonce, info->swork.ntime, NULL, 1.);
  175. break;
  176. case AVA2_P_STATUS:
  177. if (thr)
  178. {
  179. memcpy(&tmp, ar->data, 4);
  180. tmp = be32toh(tmp);
  181. info->temp[0 + modular_id * 2] = tmp >> 16;
  182. info->temp[1 + modular_id * 2] = tmp & 0xffff;
  183. memcpy(&tmp, ar->data + 4, 4);
  184. tmp = be32toh(tmp);
  185. info->fan[0 + modular_id * 2] = tmp >> 16;
  186. info->fan[1 + modular_id * 2] = tmp & 0xffff;
  187. memcpy(&(info->get_frequency[modular_id]), ar->data + 8, 4);
  188. memcpy(&(info->get_voltage[modular_id]), ar->data + 12, 4);
  189. memcpy(&(info->local_work[modular_id]), ar->data + 16, 4);
  190. memcpy(&(info->hw_work[modular_id]), ar->data + 20, 4);
  191. info->get_frequency[modular_id] = be32toh(info->get_frequency[modular_id]);
  192. info->get_voltage[modular_id] = be32toh(info->get_voltage[modular_id]);
  193. info->local_work[modular_id] = be32toh(info->local_work[modular_id]);
  194. info->hw_work[modular_id] = be32toh(info->hw_work[modular_id]);
  195. info->local_works[modular_id] += info->local_work[modular_id];
  196. info->hw_works[modular_id] += info->hw_work[modular_id];
  197. avalon2->temp = info->temp[0]; /* FIXME: */
  198. }
  199. break;
  200. case AVA2_P_ACKDETECT:
  201. break;
  202. case AVA2_P_ACK:
  203. break;
  204. case AVA2_P_NAK:
  205. break;
  206. default:
  207. type = AVA2_GETS_ERROR;
  208. break;
  209. }
  210. }
  211. out:
  212. return type;
  213. }
  214. static inline int avalon2_gets(int fd, uint8_t *buf)
  215. {
  216. int i;
  217. int read_amount = AVA2_READ_SIZE;
  218. uint8_t buf_tmp[AVA2_READ_SIZE];
  219. uint8_t buf_copy[2 * AVA2_READ_SIZE];
  220. uint8_t *buf_back = buf;
  221. ssize_t ret = 0;
  222. while (true) {
  223. struct timeval timeout;
  224. fd_set rd;
  225. timeout.tv_sec = 0;
  226. timeout.tv_usec = 100000;
  227. FD_ZERO(&rd);
  228. FD_SET(fd, &rd);
  229. ret = select(fd + 1, &rd, NULL, NULL, &timeout);
  230. if (unlikely(ret < 0)) {
  231. applog(LOG_ERR, "Avalon2: Error %d on select in avalon_gets", errno);
  232. return AVA2_GETS_ERROR;
  233. }
  234. if (ret) {
  235. memset(buf, 0, read_amount);
  236. ret = read(fd, buf, read_amount);
  237. if (unlikely(ret < 0)) {
  238. applog(LOG_ERR, "Avalon2: Error %d on read in avalon_gets", errno);
  239. return AVA2_GETS_ERROR;
  240. }
  241. if (likely(ret >= read_amount)) {
  242. for (i = 1; i < read_amount; i++) {
  243. if (buf_back[i - 1] == AVA2_H1 && buf_back[i] == AVA2_H2)
  244. break;
  245. }
  246. i -= 1;
  247. if (i) {
  248. ret = read(fd, buf_tmp, i);
  249. if (unlikely(ret != i)) {
  250. applog(LOG_ERR, "Avalon2: Error %d on read in avalon_gets", errno);
  251. return AVA2_GETS_ERROR;
  252. }
  253. memcpy(buf_copy, buf_back + i, AVA2_READ_SIZE - i);
  254. memcpy(buf_copy + AVA2_READ_SIZE - i, buf_tmp, i);
  255. memcpy(buf_back, buf_copy, AVA2_READ_SIZE);
  256. }
  257. return AVA2_GETS_OK;
  258. }
  259. buf += ret;
  260. read_amount -= ret;
  261. continue;
  262. }
  263. return AVA2_GETS_TIMEOUT;
  264. }
  265. }
  266. static int avalon2_send_pkg(int fd, const struct avalon2_pkg *pkg,
  267. struct thr_info __maybe_unused *thr)
  268. {
  269. int ret;
  270. uint8_t buf[AVA2_WRITE_SIZE];
  271. size_t nr_len = AVA2_WRITE_SIZE;
  272. memcpy(buf, pkg, AVA2_WRITE_SIZE);
  273. if (opt_debug) {
  274. applog(LOG_DEBUG, "Avalon2: Sent(%ld):", (long)nr_len);
  275. hexdump((uint8_t *)buf, nr_len);
  276. }
  277. ret = write(fd, buf, nr_len);
  278. if (unlikely(ret != nr_len)) {
  279. applog(LOG_DEBUG, "Avalon2: Send(%d)!", (int)ret);
  280. return AVA2_SEND_ERROR;
  281. }
  282. cgsleep_ms(20);
  283. #if 0
  284. ret = avalon2_gets(fd, result);
  285. if (ret != AVA2_GETS_OK) {
  286. applog(LOG_DEBUG, "Avalon2: Get(%d)!", ret);
  287. return AVA2_SEND_ERROR;
  288. }
  289. ret = decode_pkg(thr, &ar, result);
  290. if (ret != AVA2_P_ACK) {
  291. applog(LOG_DEBUG, "Avalon2: PKG(%d)!", ret);
  292. hexdump((uint8_t *)result, AVA2_READ_SIZE);
  293. return AVA2_SEND_ERROR;
  294. }
  295. #endif
  296. return AVA2_SEND_OK;
  297. }
  298. static int avalon2_stratum_pkgs(const int fd, struct pool * const pool, struct thr_info * const thr, uint32_t * const xnonce2_start_p, uint32_t * const xnonce2_range_p)
  299. {
  300. struct cgpu_info * const dev = thr->cgpu;
  301. struct avalon2_info * const info = dev->device_data;
  302. struct stratum_work * const swork = &pool->swork;
  303. /* FIXME: what if new stratum arrive when writing */
  304. struct avalon2_pkg pkg;
  305. int i, a, b, tmp;
  306. unsigned char target[32];
  307. const size_t xnonce2_offset = pool->swork.nonce2_offset + work2d_pad_xnonce_size(swork) + work2d_xnonce1sz;
  308. bytes_t coinbase = BYTES_INIT;
  309. // check pool->swork.nonce2_offset + 4 > bytes_len(&pool->swork.coinbase)
  310. /* Send out the first stratum message STATIC */
  311. applog(LOG_DEBUG, "Avalon2: Stratum package: %ld, %d, %d, %d, %d",
  312. (long)bytes_len(&pool->swork.coinbase),
  313. xnonce2_offset,
  314. 4,
  315. 36,
  316. pool->swork.merkles);
  317. memset(pkg.data, 0, AVA2_P_DATA_LEN);
  318. tmp = be32toh(bytes_len(&pool->swork.coinbase));
  319. memcpy(pkg.data, &tmp, 4);
  320. tmp = be32toh(xnonce2_offset);
  321. memcpy(pkg.data + 4, &tmp, 4);
  322. // MM currently only works with 32-bit extranonce2; we use nonce2 range to keep it sane
  323. tmp = be32toh(4);
  324. memcpy(pkg.data + 8, &tmp, 4);
  325. tmp = be32toh(36);
  326. memcpy(pkg.data + 12, &tmp, 4);
  327. tmp = be32toh(pool->swork.merkles);
  328. memcpy(pkg.data + 16, &tmp, 4);
  329. tmp = be32toh((int)pdiff_to_bdiff(target_diff(pool->swork.target)));
  330. memcpy(pkg.data + 20, &tmp, 4);
  331. tmp = be32toh((int)pool->pool_no);
  332. memcpy(pkg.data + 24, &tmp, 4);
  333. avalon2_init_pkg(&pkg, AVA2_P_STATIC, 1, 1);
  334. while (avalon2_send_pkg(fd, &pkg, thr) != AVA2_SEND_OK)
  335. ;
  336. memset(&target[ 0], 0xff, 0x1c);
  337. memset(&target[0x1c], 0, 4);
  338. memcpy(pkg.data, target, 32);
  339. if (opt_debug) {
  340. char target_str[(32 * 2) + 1];
  341. bin2hex(target_str, target, 32);
  342. applog(LOG_DEBUG, "Avalon2: Pool stratum target: %s", target_str);
  343. }
  344. avalon2_init_pkg(&pkg, AVA2_P_TARGET, 1, 1);
  345. while (avalon2_send_pkg(fd, &pkg, thr) != AVA2_SEND_OK)
  346. ;
  347. ++info->jobid;
  348. applog(LOG_DEBUG, "Avalon2: Pool stratum message JOBS_ID: %08lx",
  349. (unsigned long)info->jobid);
  350. memset(pkg.data, 0, AVA2_P_DATA_LEN);
  351. memcpy(pkg.data, &info->jobid, sizeof(info->jobid));
  352. avalon2_init_pkg(&pkg, AVA2_P_JOB_ID, 1, 1);
  353. while (avalon2_send_pkg(fd, &pkg, thr) != AVA2_SEND_OK)
  354. ;
  355. // Need to add extranonce padding and extranonce2
  356. bytes_cpy(&coinbase, &pool->swork.coinbase);
  357. uint8_t *cbp = bytes_buf(&coinbase);
  358. cbp += pool->swork.nonce2_offset;
  359. work2d_pad_xnonce(cbp, swork, false);
  360. cbp += work2d_pad_xnonce_size(swork);
  361. memcpy(cbp, &info->xnonce1, work2d_xnonce1sz);
  362. cbp += work2d_xnonce1sz;
  363. const int fixed_bytes = 4 - work2d_xnonce2sz;
  364. if (fixed_bytes > 0)
  365. {
  366. memset(cbp, '\0', work2d_xnonce2sz);
  367. memcpy(xnonce2_start_p, cbp, sizeof(*xnonce2_start_p));
  368. *xnonce2_start_p = bswap_32(*xnonce2_start_p);
  369. *xnonce2_range_p = (1 << (8 * work2d_xnonce2sz)) - 1;
  370. }
  371. else
  372. {
  373. *xnonce2_start_p = 0;
  374. *xnonce2_range_p = 0xffffffff;
  375. }
  376. applog(LOG_DEBUG, "%s: Using xnonce2 start=0x%08lx range=0x%08lx",
  377. dev->dev_repr,
  378. (unsigned long)*xnonce2_start_p, (unsigned long)*xnonce2_range_p);
  379. a = bytes_len(&pool->swork.coinbase) / AVA2_P_DATA_LEN;
  380. b = bytes_len(&pool->swork.coinbase) % AVA2_P_DATA_LEN;
  381. applog(LOG_DEBUG, "Avalon2: Pool stratum message COINBASE: %d %d", a, b);
  382. for (i = 0; i < a; i++) {
  383. memcpy(pkg.data, bytes_buf(&coinbase) + i * 32, 32);
  384. avalon2_init_pkg(&pkg, AVA2_P_COINBASE, i + 1, a + (b ? 1 : 0));
  385. while (avalon2_send_pkg(fd, &pkg, thr) != AVA2_SEND_OK)
  386. ;
  387. }
  388. if (b) {
  389. memset(pkg.data, 0, AVA2_P_DATA_LEN);
  390. memcpy(pkg.data, bytes_buf(&coinbase) + i * 32, b);
  391. avalon2_init_pkg(&pkg, AVA2_P_COINBASE, i + 1, i + 1);
  392. while (avalon2_send_pkg(fd, &pkg, thr) != AVA2_SEND_OK)
  393. ;
  394. }
  395. bytes_free(&coinbase);
  396. b = pool->swork.merkles;
  397. applog(LOG_DEBUG, "Avalon2: Pool stratum message MERKLES: %d", b);
  398. for (i = 0; i < b; i++) {
  399. memset(pkg.data, 0, AVA2_P_DATA_LEN);
  400. memcpy(pkg.data, &bytes_buf(&pool->swork.merkle_bin)[0x20 * i], 32);
  401. avalon2_init_pkg(&pkg, AVA2_P_MERKLES, i + 1, b);
  402. while (avalon2_send_pkg(fd, &pkg, thr) != AVA2_SEND_OK)
  403. ;
  404. }
  405. applog(LOG_DEBUG, "Avalon2: Pool stratum message HEADER: 4");
  406. uint8_t header_bin[0x80];
  407. memcpy(&header_bin[0], pool->swork.header1, 36);
  408. // FIXME: Initialise merkleroot to not leak info
  409. *((uint32_t*)&header_bin[68]) = htobe32(pool->swork.ntime);
  410. memcpy(&header_bin[72], pool->swork.diffbits, 4);
  411. memset(&header_bin[76], 0, 4); // nonce
  412. memcpy(&header_bin[80], bfg_workpadding_bin, 48);
  413. for (i = 0; i < 4; i++) {
  414. memset(pkg.data, 0, AVA2_P_HEADER);
  415. memcpy(pkg.data, header_bin + i * 32, 32);
  416. avalon2_init_pkg(&pkg, AVA2_P_HEADER, i + 1, 4);
  417. while (avalon2_send_pkg(fd, &pkg, thr) != AVA2_SEND_OK)
  418. ;
  419. }
  420. timer_set_now(&info->tv_prepared);
  421. stratum_work_cpy(&info->swork, &pool->swork);
  422. return 0;
  423. }
  424. static int avalon2_get_result(struct thr_info *thr, int fd_detect, struct avalon2_ret *ar)
  425. {
  426. struct cgpu_info *avalon2;
  427. struct avalon2_info *info;
  428. int fd;
  429. fd = fd_detect;
  430. if (thr) {
  431. avalon2 = thr->cgpu;
  432. info = avalon2->device_data;
  433. fd = info->fd;
  434. }
  435. uint8_t result[AVA2_READ_SIZE];
  436. int ret;
  437. memset(result, 0, AVA2_READ_SIZE);
  438. ret = avalon2_gets(fd, result);
  439. if (ret != AVA2_GETS_OK)
  440. return ret;
  441. if (opt_debug) {
  442. applog(LOG_DEBUG, "Avalon2: Get(ret = %d):", ret);
  443. hexdump((uint8_t *)result, AVA2_READ_SIZE);
  444. }
  445. return decode_pkg(thr, ar, result);
  446. }
  447. static bool avalon2_detect_one(const char *devpath)
  448. {
  449. struct avalon2_info *info;
  450. int ackdetect;
  451. int fd;
  452. int tmp, i, modular[3];
  453. char mm_version[AVA2_DEFAULT_MODULARS][16];
  454. struct cgpu_info *avalon2;
  455. struct avalon2_pkg detect_pkg;
  456. struct avalon2_ret ret_pkg;
  457. applog(LOG_DEBUG, "Avalon2 Detect: Attempting to open %s", devpath);
  458. fd = avalon2_open(devpath, AVA2_IO_SPEED, true);
  459. if (unlikely(fd == -1)) {
  460. applog(LOG_ERR, "Avalon2 Detect: Failed to open %s", devpath);
  461. return false;
  462. }
  463. tcflush(fd, TCIOFLUSH);
  464. for (i = 0; i < AVA2_DEFAULT_MODULARS; i++) {
  465. modular[i] = 0;
  466. strcpy(mm_version[i], "NONE");
  467. /* Send out detect pkg */
  468. memset(detect_pkg.data, 0, AVA2_P_DATA_LEN);
  469. tmp = be32toh(i);
  470. memcpy(detect_pkg.data + 28, &tmp, 4);
  471. avalon2_init_pkg(&detect_pkg, AVA2_P_DETECT, 1, 1);
  472. avalon2_send_pkg(fd, &detect_pkg, NULL);
  473. ackdetect = avalon2_get_result(NULL, fd, &ret_pkg);
  474. applog(LOG_DEBUG, "Avalon2 Detect ID[%d]: %d", i, ackdetect);
  475. if (ackdetect != AVA2_P_ACKDETECT)
  476. continue;
  477. modular[i] = 1;
  478. memcpy(mm_version[i], ret_pkg.data, 15);
  479. mm_version[i][15] = '\0';
  480. }
  481. /* We have a real Avalon! */
  482. avalon2 = calloc(1, sizeof(struct cgpu_info));
  483. avalon2->drv = &avalon2_drv;
  484. avalon2->device_path = strdup(devpath);
  485. avalon2->threads = AVA2_MINER_THREADS;
  486. add_cgpu(avalon2);
  487. applog(LOG_INFO, "Avalon2 Detect: Found at %s, mark as %d",
  488. devpath, avalon2->device_id);
  489. avalon2->device_data = calloc(sizeof(struct avalon2_info), 1);
  490. if (unlikely(!(avalon2->device_data)))
  491. quit(1, "Failed to malloc avalon2_info");
  492. info = avalon2->device_data;
  493. for (i = 0; i < AVA2_DEFAULT_MODULARS; i++)
  494. strcpy(info->mm_version[i], mm_version[i]);
  495. info->baud = AVA2_IO_SPEED;
  496. info->fan_pwm = AVA2_DEFAULT_FAN_PWM;
  497. info->set_voltage = AVA2_DEFAULT_VOLTAGE_MIN;
  498. info->set_frequency = AVA2_DEFAULT_FREQUENCY;
  499. info->temp_max = 0;
  500. info->temp_history_index = 0;
  501. info->temp_sum = 0;
  502. info->temp_old = 0;
  503. for (i = 0; i < AVA2_DEFAULT_MODULARS; i++)
  504. info->modulars[i] = modular[i]; /* Enable modular */
  505. info->fd = -1;
  506. /* Set asic to idle mode after detect */
  507. avalon2_close(fd);
  508. return true;
  509. }
  510. static inline void avalon2_detect()
  511. {
  512. generic_detect(&avalon2_drv, avalon2_detect_one, NULL, 0);
  513. }
  514. static void avalon2_init(struct cgpu_info *avalon2)
  515. {
  516. int fd;
  517. struct avalon2_info *info = avalon2->device_data;
  518. fd = avalon2_open(avalon2->device_path, info->baud, true);
  519. if (unlikely(fd == -1)) {
  520. applog(LOG_ERR, "Avalon2: Failed to open on %s", avalon2->device_path);
  521. return;
  522. }
  523. applog(LOG_DEBUG, "Avalon2: Opened on %s", avalon2->device_path);
  524. info->fd = fd;
  525. }
  526. static bool avalon2_prepare(struct thr_info *thr)
  527. {
  528. struct cgpu_info *avalon2 = thr->cgpu;
  529. struct avalon2_info *info = avalon2->device_data;
  530. free(avalon2->works);
  531. avalon2->works = calloc(sizeof(struct work *), 2);
  532. if (!avalon2->works)
  533. quit(1, "Failed to calloc avalon2 works in avalon2_prepare");
  534. if (info->fd == -1)
  535. avalon2_init(avalon2);
  536. work2d_init();
  537. if (!reserve_work2d_(&info->xnonce1))
  538. applogr(false, LOG_ERR, "%s: Failed to reserve 2D work", avalon2->dev_repr);
  539. info->first = true;
  540. return true;
  541. }
  542. static int polling(struct thr_info *thr)
  543. {
  544. int i, tmp;
  545. struct avalon2_pkg send_pkg;
  546. struct avalon2_ret ar;
  547. struct cgpu_info *avalon2 = thr->cgpu;
  548. struct avalon2_info *info = avalon2->device_data;
  549. for (i = 0; i < AVA2_DEFAULT_MODULARS; i++) {
  550. if (info->modulars[i]) {
  551. memset(send_pkg.data, 0, AVA2_P_DATA_LEN);
  552. tmp = be32toh(i);
  553. memcpy(send_pkg.data + 28, &tmp, 4);
  554. avalon2_init_pkg(&send_pkg, AVA2_P_POLLING, 1, 1);
  555. while (avalon2_send_pkg(info->fd, &send_pkg, thr) != AVA2_SEND_OK)
  556. ;
  557. avalon2_get_result(thr, info->fd, &ar);
  558. }
  559. }
  560. return 0;
  561. }
  562. static int64_t avalon2_scanhash(struct thr_info *thr)
  563. {
  564. struct avalon2_pkg send_pkg;
  565. struct pool *pool;
  566. struct cgpu_info *avalon2 = thr->cgpu;
  567. struct avalon2_info *info = avalon2->device_data;
  568. int64_t h;
  569. uint32_t tmp, range, start;
  570. int i;
  571. if (thr->work_restart || thr->work_restart ||
  572. info->first) {
  573. info->new_stratum = true;
  574. applog(LOG_DEBUG, "Avalon2: New stratum: restart: %d, update: %d, first: %d",
  575. thr->work_restart, thr->work_restart, info->first);
  576. thr->work_restart = false;
  577. thr->work_restart = false;
  578. if (unlikely(info->first))
  579. info->first = false;
  580. get_work(thr); /* Make sure pool is ready */
  581. pool = current_pool();
  582. if (!pool->has_stratum)
  583. quit(1, "Avalon2: Miner Manager have to use stratum pool");
  584. if (bytes_len(&pool->swork.coinbase) > AVA2_P_COINBASE_SIZE)
  585. quit(1, "Avalon2: Miner Manager pool coinbase length have to less then %d", AVA2_P_COINBASE_SIZE);
  586. if (pool->swork.merkles > AVA2_P_MERKLES_COUNT)
  587. quit(1, "Avalon2: Miner Manager merkles have to less then %d", AVA2_P_MERKLES_COUNT);
  588. info->diff = (int)pdiff_to_bdiff(target_diff(pool->swork.target)) - 1;
  589. info->pool_no = pool->pool_no;
  590. cg_wlock(&pool->data_lock);
  591. avalon2_stratum_pkgs(info->fd, pool, thr, &start, &range);
  592. cg_wunlock(&pool->data_lock);
  593. /* Configuer the parameter from outside */
  594. info->fan_pwm = opt_avalon2_fan_min;
  595. info->set_voltage = opt_avalon2_voltage_min;
  596. info->set_frequency = opt_avalon2_freq_min;
  597. /* Set the Fan, Voltage and Frequency */
  598. memset(send_pkg.data, 0, AVA2_P_DATA_LEN);
  599. tmp = be32toh(info->fan_pwm);
  600. memcpy(send_pkg.data, &tmp, 4);
  601. /* http://www.onsemi.com/pub_link/Collateral/ADP3208D.PDF */
  602. tmp = rev8((0x78 - info->set_voltage / 125) << 1 | 1) << 8;
  603. tmp = be32toh(tmp);
  604. memcpy(send_pkg.data + 4, &tmp, 4);
  605. tmp = be32toh(info->set_frequency);
  606. memcpy(send_pkg.data + 8, &tmp, 4);
  607. tmp = be32toh(start);
  608. memcpy(send_pkg.data + 12, &tmp, 4);
  609. tmp = be32toh(range);
  610. memcpy(send_pkg.data + 16, &tmp, 4);
  611. /* Package the data */
  612. avalon2_init_pkg(&send_pkg, AVA2_P_SET, 1, 1);
  613. while (avalon2_send_pkg(info->fd, &send_pkg, thr) != AVA2_SEND_OK)
  614. ;
  615. info->new_stratum = false;
  616. }
  617. polling(thr);
  618. h = 0;
  619. for (i = 0; i < AVA2_DEFAULT_MODULARS; i++) {
  620. h += info->local_work[i];
  621. }
  622. return h * 0xffffffff;
  623. }
  624. static struct api_data *avalon2_api_stats(struct cgpu_info *cgpu)
  625. {
  626. struct api_data *root = NULL;
  627. struct avalon2_info *info = cgpu->device_data;
  628. int i, a, b;
  629. char buf[24];
  630. double hwp;
  631. for (i = 0; i < AVA2_DEFAULT_MODULARS; i++) {
  632. sprintf(buf, "ID%d MM Version", i + 1);
  633. const char * const mmv = info->mm_version[i];
  634. root = api_add_string(root, buf, mmv, false);
  635. }
  636. for (i = 0; i < AVA2_DEFAULT_MINERS * AVA2_DEFAULT_MODULARS; i++) {
  637. sprintf(buf, "Match work count%02d", i + 1);
  638. root = api_add_int(root, buf, &(info->matching_work[i]), false);
  639. }
  640. for (i = 0; i < AVA2_DEFAULT_MODULARS; i++) {
  641. sprintf(buf, "Local works%d", i + 1);
  642. root = api_add_int(root, buf, &(info->local_works[i]), false);
  643. }
  644. for (i = 0; i < AVA2_DEFAULT_MODULARS; i++) {
  645. sprintf(buf, "Hardware error works%d", i + 1);
  646. root = api_add_int(root, buf, &(info->hw_works[i]), false);
  647. }
  648. for (i = 0; i < AVA2_DEFAULT_MODULARS; i++) {
  649. a = info->hw_works[i];
  650. b = info->local_works[i];
  651. hwp = b ? ((double)a / (double)b) : 0;
  652. sprintf(buf, "Device hardware error%d%%", i + 1);
  653. root = api_add_percent(root, buf, &hwp, true);
  654. }
  655. for (i = 0; i < 2 * AVA2_DEFAULT_MODULARS; i++) {
  656. sprintf(buf, "Temperature%d", i + 1);
  657. root = api_add_int(root, buf, &(info->temp[i]), false);
  658. }
  659. for (i = 0; i < 2 * AVA2_DEFAULT_MODULARS; i++) {
  660. sprintf(buf, "Fan%d", i + 1);
  661. root = api_add_int(root, buf, &(info->fan[i]), false);
  662. }
  663. for (i = 0; i < AVA2_DEFAULT_MODULARS; i++) {
  664. sprintf(buf, "Voltage%d", i + 1);
  665. root = api_add_int(root, buf, &(info->get_voltage[i]), false);
  666. }
  667. for (i = 0; i < AVA2_DEFAULT_MODULARS; i++) {
  668. sprintf(buf, "Frequency%d", i + 1);
  669. root = api_add_int(root, buf, &(info->get_frequency[i]), false);
  670. }
  671. return root;
  672. }
  673. static void avalon2_shutdown(struct thr_info *thr)
  674. {
  675. struct cgpu_info *avalon = thr->cgpu;
  676. free(avalon->works);
  677. avalon->works = NULL;
  678. }
  679. struct device_drv avalon2_drv = {
  680. .dname = "avalonmm",
  681. .name = "AVM",
  682. .get_api_stats = avalon2_api_stats,
  683. .drv_detect = avalon2_detect,
  684. .reinit_device = avalon2_init,
  685. .thread_prepare = avalon2_prepare,
  686. .minerloop = hash_driver_work,
  687. .scanwork = avalon2_scanhash,
  688. .thread_shutdown = avalon2_shutdown,
  689. };