driver-x6500.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759
  1. /*
  2. * Copyright 2012-2013 Luke Dashjr
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 3 of the License, or (at your option)
  7. * any later version. See COPYING for more details.
  8. */
  9. #include "config.h"
  10. #ifdef WIN32
  11. #include <winsock2.h>
  12. #endif
  13. #include <math.h>
  14. #include <sys/time.h>
  15. #include <libusb.h>
  16. #include "compat.h"
  17. #include "dynclock.h"
  18. #include "jtag.h"
  19. #include "logging.h"
  20. #include "miner.h"
  21. #include "fpgautils.h"
  22. #include "ft232r.h"
  23. #define X6500_USB_PRODUCT "X6500 FPGA Miner"
  24. #define X6500_BITSTREAM_FILENAME "fpgaminer_x6500-overclocker-0402.bit"
  25. // NOTE: X6500_BITSTREAM_USERID is bitflipped
  26. #define X6500_BITSTREAM_USERID "\x40\x20\x24\x42"
  27. #define X6500_MINIMUM_CLOCK 2
  28. #define X6500_DEFAULT_CLOCK 200
  29. #define X6500_MAXIMUM_CLOCK 250
  30. struct device_api x6500_api;
  31. #define fromlebytes(ca, j) (ca[j] | (((uint16_t)ca[j+1])<<8) | (((uint32_t)ca[j+2])<<16) | (((uint32_t)ca[j+3])<<24))
  32. static
  33. void int2bits(uint32_t n, uint8_t *b, uint8_t bits)
  34. {
  35. uint8_t i;
  36. for (i = (bits + 7) / 8; i > 0; )
  37. b[--i] = 0;
  38. for (i = 0; i < bits; ++i) {
  39. if (n & 1)
  40. b[i/8] |= 0x80 >> (i % 8);
  41. n >>= 1;
  42. }
  43. }
  44. static
  45. uint32_t bits2int(uint8_t *b, uint8_t bits)
  46. {
  47. uint32_t n, i;
  48. n = 0;
  49. for (i = 0; i < bits; ++i)
  50. if (b[i/8] & (0x80 >> (i % 8)))
  51. n |= 1<<i;
  52. return n;
  53. }
  54. static
  55. void checksum(uint8_t *b, uint8_t bits)
  56. {
  57. uint8_t i;
  58. uint8_t checksum = 1;
  59. for(i = 0; i < bits; ++i)
  60. checksum ^= (b[i/8] & (0x80 >> (i % 8))) ? 1 : 0;
  61. if (checksum)
  62. b[i/8] |= 0x80 >> (i % 8);
  63. }
  64. static
  65. void x6500_jtag_set(struct jtag_port *jp, uint8_t pinoffset)
  66. {
  67. jp->tck = pinoffset << 3;
  68. jp->tms = pinoffset << 2;
  69. jp->tdi = pinoffset << 1;
  70. jp->tdo = pinoffset << 0;
  71. jp->ignored = ~(jp->tdo | jp->tdi | jp->tms | jp->tck);
  72. }
  73. static uint32_t x6500_get_register(struct jtag_port *jp, uint8_t addr);
  74. static
  75. void x6500_set_register(struct jtag_port *jp, uint8_t addr, uint32_t nv)
  76. {
  77. uint8_t buf[38];
  78. retry:
  79. jtag_write(jp, JTAG_REG_IR, "\x40", 6);
  80. int2bits(nv, &buf[0], 32);
  81. int2bits(addr, &buf[4], 4);
  82. buf[4] |= 8;
  83. checksum(buf, 37);
  84. jtag_write(jp, JTAG_REG_DR, buf, 38);
  85. jtag_run(jp);
  86. #ifdef DEBUG_X6500_SET_REGISTER
  87. if (x6500_get_register(jp, addr) != nv)
  88. #else
  89. if (0)
  90. #endif
  91. {
  92. applog(LOG_WARNING, "x6500_set_register failed %x=%08x", addr, nv);
  93. goto retry;
  94. }
  95. }
  96. static
  97. uint32_t x6500_get_register(struct jtag_port *jp, uint8_t addr)
  98. {
  99. uint8_t buf[4] = {0};
  100. jtag_write(jp, JTAG_REG_IR, "\x40", 6);
  101. int2bits(addr, &buf[0], 4);
  102. checksum(buf, 5);
  103. jtag_write(jp, JTAG_REG_DR, buf, 6);
  104. jtag_read (jp, JTAG_REG_DR, buf, 32);
  105. jtag_reset(jp);
  106. return bits2int(buf, 32);
  107. }
  108. static bool x6500_foundusb(libusb_device *dev, const char *product, const char *serial)
  109. {
  110. struct cgpu_info *x6500;
  111. x6500 = calloc(1, sizeof(*x6500));
  112. x6500->api = &x6500_api;
  113. x6500->device_path = strdup(serial);
  114. x6500->deven = DEV_ENABLED;
  115. x6500->threads = 1;
  116. x6500->procs = 2;
  117. x6500->name = strdup(product);
  118. x6500->cutofftemp = 85;
  119. x6500->cgpu_data = dev;
  120. return add_cgpu(x6500);
  121. }
  122. static bool x6500_detect_one(const char *serial)
  123. {
  124. return ft232r_detect(X6500_USB_PRODUCT, serial, x6500_foundusb);
  125. }
  126. static int x6500_detect_auto()
  127. {
  128. return ft232r_detect(X6500_USB_PRODUCT, NULL, x6500_foundusb);
  129. }
  130. static void x6500_detect()
  131. {
  132. serial_detect_auto(&x6500_api, x6500_detect_one, x6500_detect_auto);
  133. }
  134. static bool x6500_prepare(struct thr_info *thr)
  135. {
  136. struct cgpu_info *x6500 = thr->cgpu;
  137. if (x6500->proc_id)
  138. return true;
  139. struct ft232r_device_handle *ftdi = ft232r_open(x6500->cgpu_data);
  140. x6500->device_ft232r = NULL;
  141. if (!ftdi)
  142. return false;
  143. if (!ft232r_set_bitmode(ftdi, 0xee, 4))
  144. return false;
  145. if (!ft232r_purge_buffers(ftdi, FTDI_PURGE_BOTH))
  146. return false;
  147. x6500->device_ft232r = ftdi;
  148. struct jtag_port_a *jtag_a;
  149. unsigned char *pdone = calloc(1, sizeof(*jtag_a) + 1);
  150. *pdone = 101;
  151. jtag_a = (void*)(pdone + 1);
  152. jtag_a->ftdi = ftdi;
  153. x6500->cgpu_data = jtag_a;
  154. for (struct cgpu_info *slave = x6500->next_proc; slave; slave = slave->next_proc)
  155. {
  156. slave->device_ft232r = x6500->device_ft232r;
  157. slave->cgpu_data = x6500->cgpu_data;
  158. }
  159. return true;
  160. }
  161. struct x6500_fpga_data {
  162. struct jtag_port jtag;
  163. struct timeval tv_hashstart;
  164. struct dclk_data dclk;
  165. uint8_t freqMaxMaxM;
  166. // Time the clock was last reduced due to temperature
  167. time_t last_cutoff_reduced;
  168. float temp;
  169. uint32_t prepwork_last_register;
  170. };
  171. #define bailout2(...) do { \
  172. applog(__VA_ARGS__); \
  173. return false; \
  174. } while(0)
  175. static bool
  176. x6500_fpga_upload_bitstream(struct cgpu_info *x6500, struct jtag_port *jp1)
  177. {
  178. char buf[0x100];
  179. unsigned long len, flen;
  180. unsigned char *pdone = (unsigned char*)x6500->cgpu_data - 1;
  181. struct ft232r_device_handle *ftdi = jp1->a->ftdi;
  182. FILE *f = open_xilinx_bitstream(x6500->api->dname, x6500->dev_repr, X6500_BITSTREAM_FILENAME, &len);
  183. if (!f)
  184. return false;
  185. flen = len;
  186. applog(LOG_WARNING, "%s: Programming %s...",
  187. x6500->dev_repr, x6500->device_path);
  188. x6500->status = LIFE_INIT;
  189. // "Magic" jtag_port configured to access both FPGAs concurrently
  190. struct jtag_port jpt = {
  191. .a = jp1->a,
  192. };
  193. struct jtag_port *jp = &jpt;
  194. uint8_t i, j;
  195. x6500_jtag_set(jp, 0x11);
  196. // Need to reset here despite previous FPGA state, since we are programming all at once
  197. jtag_reset(jp);
  198. jtag_write(jp, JTAG_REG_IR, "\xd0", 6); // JPROGRAM
  199. // Poll each FPGA status individually since they might not be ready at the same time
  200. for (j = 0; j < 2; ++j) {
  201. x6500_jtag_set(jp, j ? 0x10 : 1);
  202. do {
  203. i = 0xd0; // Re-set JPROGRAM while reading status
  204. jtag_read(jp, JTAG_REG_IR, &i, 6);
  205. } while (i & 8);
  206. applog(LOG_DEBUG, "%s%c: JPROGRAM ready",
  207. x6500->dev_repr, 'a' + j);
  208. }
  209. x6500_jtag_set(jp, 0x11);
  210. jtag_write(jp, JTAG_REG_IR, "\xa0", 6); // CFG_IN
  211. sleep(1);
  212. if (fread(buf, 32, 1, f) != 1)
  213. bailout2(LOG_ERR, "%s: File underrun programming %s (%lu bytes left)", x6500->dev_repr, x6500->device_path, len);
  214. jtag_swrite(jp, JTAG_REG_DR, buf, 256);
  215. len -= 32;
  216. // Put ft232r chip in asynchronous bitbang mode so we don't need to read back tdo
  217. // This takes upload time down from about an hour to about 3 minutes
  218. if (!ft232r_set_bitmode(ftdi, 0xee, 1))
  219. return false;
  220. if (!ft232r_purge_buffers(ftdi, FTDI_PURGE_BOTH))
  221. return false;
  222. jp->a->bufread = 0;
  223. jp->a->async = true;
  224. ssize_t buflen;
  225. char nextstatus = 25;
  226. while (len) {
  227. buflen = len < 32 ? len : 32;
  228. if (fread(buf, buflen, 1, f) != 1)
  229. bailout2(LOG_ERR, "%s: File underrun programming %s (%lu bytes left)", x6500->dev_repr, x6500->device_path, len);
  230. jtag_swrite_more(jp, buf, buflen * 8, len == (unsigned long)buflen);
  231. *pdone = 100 - ((len * 100) / flen);
  232. if (*pdone >= nextstatus)
  233. {
  234. nextstatus += 25;
  235. applog(LOG_WARNING, "%s: Programming %s... %d%% complete...", x6500->dev_repr, x6500->device_path, *pdone);
  236. }
  237. len -= buflen;
  238. }
  239. // Switch back to synchronous bitbang mode
  240. if (!ft232r_set_bitmode(ftdi, 0xee, 4))
  241. return false;
  242. if (!ft232r_purge_buffers(ftdi, FTDI_PURGE_BOTH))
  243. return false;
  244. jp->a->bufread = 0;
  245. jp->a->async = false;
  246. jp->a->bufread = 0;
  247. jtag_write(jp, JTAG_REG_IR, "\x30", 6); // JSTART
  248. for (i=0; i<16; ++i)
  249. jtag_run(jp);
  250. i = 0xff; // BYPASS
  251. jtag_read(jp, JTAG_REG_IR, &i, 6);
  252. if (!(i & 4))
  253. return false;
  254. applog(LOG_WARNING, "%s: Done programming %s", x6500->dev_repr, x6500->device_path);
  255. *pdone = 101;
  256. return true;
  257. }
  258. static bool x6500_change_clock(struct thr_info *thr, int multiplier)
  259. {
  260. struct x6500_fpga_data *fpga = thr->cgpu_data;
  261. struct jtag_port *jp = &fpga->jtag;
  262. x6500_set_register(jp, 0xD, multiplier * 2);
  263. ft232r_flush(jp->a->ftdi);
  264. fpga->dclk.freqM = multiplier;
  265. return true;
  266. }
  267. static bool x6500_dclk_change_clock(struct thr_info *thr, int multiplier)
  268. {
  269. struct cgpu_info *x6500 = thr->cgpu;
  270. struct x6500_fpga_data *fpga = thr->cgpu_data;
  271. uint8_t oldFreq = fpga->dclk.freqM;
  272. if (!x6500_change_clock(thr, multiplier)) {
  273. return false;
  274. }
  275. dclk_msg_freqchange(x6500->proc_repr, oldFreq * 2, fpga->dclk.freqM * 2, NULL);
  276. return true;
  277. }
  278. static bool x6500_thread_init(struct thr_info *thr)
  279. {
  280. struct cgpu_info *x6500 = thr->cgpu;
  281. struct ft232r_device_handle *ftdi = x6500->device_ft232r;
  282. for ( ; x6500; x6500 = x6500->next_proc)
  283. {
  284. thr = x6500->thr[0];
  285. struct x6500_fpga_data *fpga;
  286. struct jtag_port *jp;
  287. int fpgaid = x6500->proc_id;
  288. uint8_t pinoffset = fpgaid ? 0x10 : 1;
  289. unsigned char buf[4] = {0};
  290. int i;
  291. if (!ftdi)
  292. return false;
  293. fpga = calloc(1, sizeof(*fpga));
  294. jp = &fpga->jtag;
  295. jp->a = x6500->cgpu_data;
  296. x6500_jtag_set(jp, pinoffset);
  297. thr->cgpu_data = fpga;
  298. if (!jtag_reset(jp)) {
  299. applog(LOG_ERR, "%s: JTAG reset failed",
  300. x6500->dev_repr);
  301. return false;
  302. }
  303. i = jtag_detect(jp);
  304. if (i != 1) {
  305. applog(LOG_ERR, "%s: JTAG detect returned %d",
  306. x6500->dev_repr, i);
  307. return false;
  308. }
  309. if (!(1
  310. && jtag_write(jp, JTAG_REG_IR, "\x10", 6)
  311. && jtag_read (jp, JTAG_REG_DR, buf, 32)
  312. && jtag_reset(jp)
  313. )) {
  314. applog(LOG_ERR, "%s: JTAG error reading user code",
  315. x6500->dev_repr);
  316. return false;
  317. }
  318. if (memcmp(buf, X6500_BITSTREAM_USERID, 4)) {
  319. applog(LOG_ERR, "%"PRIprepr": FPGA not programmed",
  320. x6500->proc_repr);
  321. if (!x6500_fpga_upload_bitstream(x6500, jp))
  322. return false;
  323. } else if (opt_force_dev_init && x6500->status == LIFE_INIT) {
  324. applog(LOG_DEBUG, "%"PRIprepr": FPGA is already programmed, but --force-dev-init is set",
  325. x6500->proc_repr);
  326. if (!x6500_fpga_upload_bitstream(x6500, jp))
  327. return false;
  328. } else
  329. applog(LOG_DEBUG, "%s"PRIprepr": FPGA is already programmed :)",
  330. x6500->proc_repr);
  331. dclk_prepare(&fpga->dclk);
  332. x6500_change_clock(thr, X6500_DEFAULT_CLOCK / 2);
  333. for (i = 0; 0xffffffff != x6500_get_register(jp, 0xE); ++i)
  334. {}
  335. if (i)
  336. applog(LOG_WARNING, "%"PRIprepr": Flushed %d nonces from buffer at init",
  337. x6500->proc_repr, i);
  338. fpga->dclk.minGoodSamples = 3;
  339. fpga->freqMaxMaxM =
  340. fpga->dclk.freqMaxM = X6500_MAXIMUM_CLOCK / 2;
  341. fpga->dclk.freqMDefault = fpga->dclk.freqM;
  342. applog(LOG_WARNING, "%"PRIprepr": Frequency set to %u MHz (range: %u-%u)",
  343. x6500->proc_repr,
  344. fpga->dclk.freqM * 2,
  345. X6500_MINIMUM_CLOCK,
  346. fpga->dclk.freqMaxM * 2);
  347. }
  348. return true;
  349. }
  350. static
  351. void x6500_get_temperature(struct cgpu_info *x6500)
  352. {
  353. struct x6500_fpga_data *fpga = x6500->thr[0]->cgpu_data;
  354. struct jtag_port *jp = &fpga->jtag;
  355. struct ft232r_device_handle *ftdi = jp->a->ftdi;
  356. int i, code[2];
  357. bool sio[2];
  358. code[0] = 0;
  359. code[1] = 0;
  360. ft232r_flush(ftdi);
  361. if (!(ft232r_set_cbus_bits(ftdi, false, true))) return;
  362. if (!(ft232r_set_cbus_bits(ftdi, true, true))) return;
  363. if (!(ft232r_set_cbus_bits(ftdi, false, true))) return;
  364. if (!(ft232r_set_cbus_bits(ftdi, true, true))) return;
  365. if (!(ft232r_set_cbus_bits(ftdi, false, false))) return;
  366. for (i = 16; i--; ) {
  367. if (ft232r_set_cbus_bits(ftdi, true, false)) {
  368. if (!(ft232r_get_cbus_bits(ftdi, &sio[0], &sio[1]))) {
  369. return;
  370. }
  371. } else {
  372. return;
  373. }
  374. code[0] |= sio[0] << i;
  375. code[1] |= sio[1] << i;
  376. if (!ft232r_set_cbus_bits(ftdi, false, false)) {
  377. return;
  378. }
  379. }
  380. if (!(ft232r_set_cbus_bits(ftdi, false, true))) {
  381. return;
  382. }
  383. if (!(ft232r_set_cbus_bits(ftdi, true, true))) {
  384. return;
  385. }
  386. if (!(ft232r_set_cbus_bits(ftdi, false, true))) {
  387. return;
  388. }
  389. if (!ft232r_set_bitmode(ftdi, 0xee, 4)) {
  390. return;
  391. }
  392. ft232r_purge_buffers(jp->a->ftdi, FTDI_PURGE_BOTH);
  393. jp->a->bufread = 0;
  394. x6500 = x6500->device;
  395. for (i = 0; i < 2; ++i, x6500 = x6500->next_proc) {
  396. struct thr_info *thr = x6500->thr[0];
  397. fpga = thr->cgpu_data;
  398. if (!fpga) continue;
  399. if (code[i] == 0xffff || !code[i]) {
  400. fpga->temp = 0;
  401. continue;
  402. }
  403. if ((code[i] >> 15) & 1)
  404. code[i] -= 0x10000;
  405. fpga->temp = (float)(code[i] >> 2) * 0.03125f;
  406. applog(LOG_DEBUG,"x6500_get_temperature: fpga[%d]->temp=%.1fC",i,fpga->temp);
  407. int temperature = round(fpga->temp);
  408. if (temperature > x6500->targettemp + opt_hysteresis) {
  409. time_t now = time(NULL);
  410. if (fpga->last_cutoff_reduced != now) {
  411. fpga->last_cutoff_reduced = now;
  412. int oldFreq = fpga->dclk.freqM;
  413. if (x6500_change_clock(thr, oldFreq - 1))
  414. applog(LOG_NOTICE, "%"PRIprepr": Frequency dropped from %u to %u MHz (temp: %.1fC)",
  415. x6500->proc_repr,
  416. oldFreq * 2, fpga->dclk.freqM * 2,
  417. fpga->temp
  418. );
  419. fpga->dclk.freqMaxM = fpga->dclk.freqM;
  420. }
  421. }
  422. else
  423. if (fpga->dclk.freqMaxM < fpga->freqMaxMaxM && temperature < x6500->targettemp) {
  424. if (temperature < x6500->targettemp - opt_hysteresis) {
  425. fpga->dclk.freqMaxM = fpga->freqMaxMaxM;
  426. } else if (fpga->dclk.freqM == fpga->dclk.freqMaxM) {
  427. ++fpga->dclk.freqMaxM;
  428. }
  429. }
  430. }
  431. }
  432. static bool x6500_get_stats(struct cgpu_info *x6500)
  433. {
  434. float hottest = 0;
  435. if (x6500->deven != DEV_ENABLED) {
  436. // Getting temperature more efficiently while enabled
  437. // FIXME: Move this to minerloop
  438. x6500_get_temperature(x6500);
  439. }
  440. for (int i = x6500->threads; i--; ) {
  441. struct thr_info *thr = x6500->thr[i];
  442. struct x6500_fpga_data *fpga = thr->cgpu_data;
  443. if (!fpga)
  444. continue;
  445. float temp = fpga->temp;
  446. if (temp > hottest)
  447. hottest = temp;
  448. }
  449. x6500->temp = hottest;
  450. return true;
  451. }
  452. static
  453. bool get_x6500_upload_percent(char *buf, struct cgpu_info *x6500)
  454. {
  455. char info[18] = " | ";
  456. unsigned char pdone = *((unsigned char*)x6500->cgpu_data - 1);
  457. if (pdone != 101) {
  458. sprintf(&info[1], "%3d%%", pdone);
  459. info[5] = ' ';
  460. strcat(buf, info);
  461. return true;
  462. }
  463. return false;
  464. }
  465. static
  466. void get_x6500_statline_before(char *buf, struct cgpu_info *x6500)
  467. {
  468. if (get_x6500_upload_percent(buf, x6500))
  469. return;
  470. char info[18] = " | ";
  471. struct x6500_fpga_data *fpga = x6500->thr[0]->cgpu_data;
  472. if (fpga->temp) {
  473. sprintf(&info[1], "%.1fC", fpga->temp);
  474. info[strlen(info)] = ' ';
  475. strcat(buf, info);
  476. return;
  477. }
  478. strcat(buf, " | ");
  479. }
  480. static
  481. void get_x6500_dev_statline_before(char *buf, struct cgpu_info *x6500)
  482. {
  483. if (get_x6500_upload_percent(buf, x6500))
  484. return;
  485. char info[18] = " | ";
  486. struct x6500_fpga_data *fpga0 = x6500->thr[0]->cgpu_data;
  487. struct x6500_fpga_data *fpga1 = x6500->next_proc->thr[0]->cgpu_data;
  488. if (x6500->temp) {
  489. sprintf(&info[1], "%.1fC/%.1fC", fpga0->temp, fpga1->temp);
  490. info[strlen(info)] = ' ';
  491. strcat(buf, info);
  492. return;
  493. }
  494. strcat(buf, " | ");
  495. }
  496. static struct api_data*
  497. get_x6500_api_extra_device_status(struct cgpu_info *x6500)
  498. {
  499. struct api_data *root = NULL;
  500. struct thr_info *thr = x6500->thr[0];
  501. struct x6500_fpga_data *fpga = thr->cgpu_data;
  502. double d;
  503. if (fpga->temp)
  504. root = api_add_temp(root, "Temperature", &fpga->temp, true);
  505. d = (double)fpga->dclk.freqM * 2 * 1000000.;
  506. root = api_add_freq(root, "Frequency", &d, true);
  507. d = (double)fpga->dclk.freqMaxM * 2 * 1000000.;
  508. root = api_add_freq(root, "Cool Max Frequency", &d, true);
  509. d = (double)fpga->freqMaxMaxM * 2 * 1000000.;
  510. root = api_add_freq(root, "Max Frequency", &d, true);
  511. return root;
  512. }
  513. static
  514. bool x6500_job_prepare(struct thr_info *thr, struct work *work, __maybe_unused uint64_t max_nonce)
  515. {
  516. struct cgpu_info *x6500 = thr->cgpu;
  517. struct x6500_fpga_data *fpga = thr->cgpu_data;
  518. struct jtag_port *jp = &fpga->jtag;
  519. for (int i = 1, j = 0; i < 9; ++i, j += 4)
  520. x6500_set_register(jp, i, fromlebytes(work->midstate, j));
  521. for (int i = 9, j = 64; i < 11; ++i, j += 4)
  522. x6500_set_register(jp, i, fromlebytes(work->data, j));
  523. x6500_get_temperature(x6500);
  524. ft232r_flush(jp->a->ftdi);
  525. fpga->prepwork_last_register = fromlebytes(work->data, 72);
  526. work->blk.nonce = 0xffffffff;
  527. return true;
  528. }
  529. static
  530. void x6500_job_start(struct thr_info *thr)
  531. {
  532. struct cgpu_info *x6500 = thr->cgpu;
  533. struct x6500_fpga_data *fpga = thr->cgpu_data;
  534. struct jtag_port *jp = &fpga->jtag;
  535. struct timeval tv_now;
  536. if (thr->prev_work)
  537. {
  538. dclk_preUpdate(&fpga->dclk);
  539. dclk_updateFreq(&fpga->dclk, x6500_dclk_change_clock, thr);
  540. }
  541. x6500_set_register(jp, 11, fpga->prepwork_last_register);
  542. ft232r_flush(jp->a->ftdi);
  543. gettimeofday(&tv_now, NULL);
  544. if (!thr->prev_work)
  545. fpga->tv_hashstart = tv_now;
  546. if (opt_debug) {
  547. char *xdata = bin2hex(thr->next_work->data, 80);
  548. applog(LOG_DEBUG, "%"PRIprepr": Started work: %s",
  549. x6500->proc_repr, xdata);
  550. free(xdata);
  551. }
  552. uint32_t usecs = 0x80000000 / fpga->dclk.freqM;
  553. usecs -= 1000000;
  554. timer_set_delay(&thr->tv_morework, &tv_now, usecs);
  555. timer_set_delay(&thr->tv_poll, &tv_now, 10000);
  556. }
  557. static
  558. int64_t calc_hashes(struct thr_info *thr, struct timeval *tv_now)
  559. {
  560. struct x6500_fpga_data *fpga = thr->cgpu_data;
  561. struct timeval tv_delta;
  562. int64_t hashes;
  563. timersub(tv_now, &fpga->tv_hashstart, &tv_delta);
  564. hashes = (((int64_t)tv_delta.tv_sec * 1000000) + tv_delta.tv_usec) * fpga->dclk.freqM * 2;
  565. if (unlikely(hashes > 0x100000000))
  566. hashes = 0x100000000;
  567. hashes_done(thr, hashes, &tv_delta, NULL);
  568. fpga->tv_hashstart = *tv_now;
  569. return hashes;
  570. }
  571. static
  572. int64_t x6500_process_results(struct thr_info *thr, struct work *work)
  573. {
  574. struct cgpu_info *x6500 = thr->cgpu;
  575. struct x6500_fpga_data *fpga = thr->cgpu_data;
  576. struct jtag_port *jtag = &fpga->jtag;
  577. struct timeval tv_now;
  578. int64_t hashes;
  579. uint32_t nonce;
  580. bool bad;
  581. while (1) {
  582. gettimeofday(&tv_now, NULL);
  583. nonce = x6500_get_register(jtag, 0xE);
  584. if (nonce != 0xffffffff) {
  585. bad = !test_nonce(work, nonce, false);
  586. if (!bad) {
  587. submit_nonce(thr, work, nonce);
  588. applog(LOG_DEBUG, "%"PRIprepr": Nonce for current work: %08lx",
  589. x6500->proc_repr,
  590. (unsigned long)nonce);
  591. dclk_gotNonces(&fpga->dclk);
  592. } else if (likely(thr->prev_work) && test_nonce(thr->prev_work, nonce, false)) {
  593. submit_nonce(thr, thr->prev_work, nonce);
  594. applog(LOG_DEBUG, "%"PRIprepr": Nonce for PREVIOUS work: %08lx",
  595. x6500->proc_repr,
  596. (unsigned long)nonce);
  597. } else {
  598. applog(LOG_DEBUG, "%"PRIprepr": Nonce with H not zero : %08lx",
  599. x6500->proc_repr,
  600. (unsigned long)nonce);
  601. ++hw_errors;
  602. ++x6500->hw_errors;
  603. dclk_gotNonces(&fpga->dclk);
  604. dclk_errorCount(&fpga->dclk, 1.);
  605. }
  606. // Keep reading nonce buffer until it's empty
  607. // This is necessary to avoid getting hw errors from Freq B after we've moved on to Freq A
  608. continue;
  609. }
  610. hashes = calc_hashes(thr, &tv_now);
  611. break;
  612. }
  613. return hashes;
  614. }
  615. static
  616. void x6500_fpga_poll(struct thr_info *thr)
  617. {
  618. x6500_process_results(thr, thr->work);
  619. timer_set_delay_from_now(&thr->tv_poll, 10000);
  620. }
  621. struct device_api x6500_api = {
  622. .dname = "x6500",
  623. .name = "XBS",
  624. .api_detect = x6500_detect,
  625. .get_dev_statline_before = get_x6500_dev_statline_before,
  626. .thread_prepare = x6500_prepare,
  627. .thread_init = x6500_thread_init,
  628. .get_stats = x6500_get_stats,
  629. .get_statline_before = get_x6500_statline_before,
  630. .get_api_extra_device_status = get_x6500_api_extra_device_status,
  631. .poll = x6500_fpga_poll,
  632. .minerloop = minerloop_async,
  633. .job_prepare = x6500_job_prepare,
  634. .job_start = x6500_job_start,
  635. // .thread_shutdown = x6500_fpga_shutdown,
  636. };