driver-x6500.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760
  1. /*
  2. * Copyright 2012-2013 Luke Dashjr
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 3 of the License, or (at your option)
  7. * any later version. See COPYING for more details.
  8. */
  9. #include "config.h"
  10. #ifdef WIN32
  11. #include <winsock2.h>
  12. #endif
  13. #include <math.h>
  14. #include <sys/time.h>
  15. #include <libusb.h>
  16. #include "compat.h"
  17. #include "deviceapi.h"
  18. #include "dynclock.h"
  19. #include "jtag.h"
  20. #include "logging.h"
  21. #include "miner.h"
  22. #include "fpgautils.h"
  23. #include "ft232r.h"
  24. #define X6500_USB_PRODUCT "X6500 FPGA Miner"
  25. #define X6500_BITSTREAM_FILENAME "fpgaminer_x6500-overclocker-0402.bit"
  26. // NOTE: X6500_BITSTREAM_USERID is bitflipped
  27. #define X6500_BITSTREAM_USERID "\x40\x20\x24\x42"
  28. #define X6500_MINIMUM_CLOCK 2
  29. #define X6500_DEFAULT_CLOCK 200
  30. #define X6500_MAXIMUM_CLOCK 250
  31. struct device_drv x6500_api;
  32. #define fromlebytes(ca, j) (ca[j] | (((uint16_t)ca[j+1])<<8) | (((uint32_t)ca[j+2])<<16) | (((uint32_t)ca[j+3])<<24))
  33. static
  34. void int2bits(uint32_t n, uint8_t *b, uint8_t bits)
  35. {
  36. uint8_t i;
  37. for (i = (bits + 7) / 8; i > 0; )
  38. b[--i] = 0;
  39. for (i = 0; i < bits; ++i) {
  40. if (n & 1)
  41. b[i/8] |= 0x80 >> (i % 8);
  42. n >>= 1;
  43. }
  44. }
  45. static
  46. uint32_t bits2int(uint8_t *b, uint8_t bits)
  47. {
  48. uint32_t n, i;
  49. n = 0;
  50. for (i = 0; i < bits; ++i)
  51. if (b[i/8] & (0x80 >> (i % 8)))
  52. n |= 1<<i;
  53. return n;
  54. }
  55. static
  56. void checksum(uint8_t *b, uint8_t bits)
  57. {
  58. uint8_t i;
  59. uint8_t checksum = 1;
  60. for(i = 0; i < bits; ++i)
  61. checksum ^= (b[i/8] & (0x80 >> (i % 8))) ? 1 : 0;
  62. if (checksum)
  63. b[i/8] |= 0x80 >> (i % 8);
  64. }
  65. static
  66. void x6500_jtag_set(struct jtag_port *jp, uint8_t pinoffset)
  67. {
  68. jp->tck = pinoffset << 3;
  69. jp->tms = pinoffset << 2;
  70. jp->tdi = pinoffset << 1;
  71. jp->tdo = pinoffset << 0;
  72. jp->ignored = ~(jp->tdo | jp->tdi | jp->tms | jp->tck);
  73. }
  74. static uint32_t x6500_get_register(struct jtag_port *jp, uint8_t addr);
  75. static
  76. void x6500_set_register(struct jtag_port *jp, uint8_t addr, uint32_t nv)
  77. {
  78. uint8_t buf[38];
  79. retry:
  80. jtag_write(jp, JTAG_REG_IR, "\x40", 6);
  81. int2bits(nv, &buf[0], 32);
  82. int2bits(addr, &buf[4], 4);
  83. buf[4] |= 8;
  84. checksum(buf, 37);
  85. jtag_write(jp, JTAG_REG_DR, buf, 38);
  86. jtag_run(jp);
  87. #ifdef DEBUG_X6500_SET_REGISTER
  88. if (x6500_get_register(jp, addr) != nv)
  89. #else
  90. if (0)
  91. #endif
  92. {
  93. applog(LOG_WARNING, "x6500_set_register failed %x=%08x", addr, nv);
  94. goto retry;
  95. }
  96. }
  97. static
  98. uint32_t x6500_get_register(struct jtag_port *jp, uint8_t addr)
  99. {
  100. uint8_t buf[4] = {0};
  101. jtag_write(jp, JTAG_REG_IR, "\x40", 6);
  102. int2bits(addr, &buf[0], 4);
  103. checksum(buf, 5);
  104. jtag_write(jp, JTAG_REG_DR, buf, 6);
  105. jtag_read (jp, JTAG_REG_DR, buf, 32);
  106. jtag_reset(jp);
  107. return bits2int(buf, 32);
  108. }
  109. static bool x6500_foundusb(libusb_device *dev, const char *product, const char *serial)
  110. {
  111. if (bfg_claim_libusb(&x6500_api, true, dev))
  112. return false;
  113. struct cgpu_info *x6500;
  114. x6500 = calloc(1, sizeof(*x6500));
  115. x6500->drv = &x6500_api;
  116. mutex_init(&x6500->device_mutex);
  117. x6500->device_path = strdup(serial);
  118. x6500->deven = DEV_ENABLED;
  119. x6500->threads = 1;
  120. x6500->procs = 2;
  121. x6500->name = strdup(product);
  122. x6500->cutofftemp = 85;
  123. x6500->device_data = dev;
  124. cgpu_copy_libusb_strings(x6500, dev);
  125. return add_cgpu(x6500);
  126. }
  127. static bool x6500_detect_one(const char *serial)
  128. {
  129. return ft232r_detect(X6500_USB_PRODUCT, serial, x6500_foundusb);
  130. }
  131. static int x6500_detect_auto()
  132. {
  133. return ft232r_detect(X6500_USB_PRODUCT, NULL, x6500_foundusb);
  134. }
  135. static void x6500_detect()
  136. {
  137. serial_detect_auto(&x6500_api, x6500_detect_one, x6500_detect_auto);
  138. }
  139. static bool x6500_prepare(struct thr_info *thr)
  140. {
  141. struct cgpu_info *x6500 = thr->cgpu;
  142. if (x6500->proc_id)
  143. return true;
  144. struct ft232r_device_handle *ftdi = ft232r_open(x6500->device_data);
  145. x6500->device_ft232r = NULL;
  146. if (!ftdi)
  147. return false;
  148. if (!ft232r_set_bitmode(ftdi, 0xee, 4))
  149. return false;
  150. if (!ft232r_purge_buffers(ftdi, FTDI_PURGE_BOTH))
  151. return false;
  152. x6500->device_ft232r = ftdi;
  153. struct jtag_port_a *jtag_a;
  154. unsigned char *pdone = calloc(1, sizeof(*jtag_a) + 1);
  155. *pdone = 101;
  156. jtag_a = (void*)(pdone + 1);
  157. jtag_a->ftdi = ftdi;
  158. x6500->device_data = jtag_a;
  159. for (struct cgpu_info *slave = x6500->next_proc; slave; slave = slave->next_proc)
  160. {
  161. slave->device_ft232r = x6500->device_ft232r;
  162. slave->device_data = x6500->device_data;
  163. }
  164. return true;
  165. }
  166. struct x6500_fpga_data {
  167. struct jtag_port jtag;
  168. struct timeval tv_hashstart;
  169. int64_t hashes_left;
  170. struct dclk_data dclk;
  171. uint8_t freqMaxMaxM;
  172. // Time the clock was last reduced due to temperature
  173. time_t last_cutoff_reduced;
  174. float temp;
  175. uint32_t prepwork_last_register;
  176. };
  177. #define bailout2(...) do { \
  178. applog(__VA_ARGS__); \
  179. return false; \
  180. } while(0)
  181. static bool
  182. x6500_fpga_upload_bitstream(struct cgpu_info *x6500, struct jtag_port *jp1)
  183. {
  184. char buf[0x100];
  185. unsigned long len, flen;
  186. unsigned char *pdone = (unsigned char*)x6500->device_data - 1;
  187. struct ft232r_device_handle *ftdi = jp1->a->ftdi;
  188. FILE *f = open_xilinx_bitstream(x6500->drv->dname, x6500->dev_repr, X6500_BITSTREAM_FILENAME, &len);
  189. if (!f)
  190. return false;
  191. flen = len;
  192. applog(LOG_WARNING, "%s: Programming %s...",
  193. x6500->dev_repr, x6500->device_path);
  194. x6500->status = LIFE_INIT2;
  195. // "Magic" jtag_port configured to access both FPGAs concurrently
  196. struct jtag_port jpt = {
  197. .a = jp1->a,
  198. };
  199. struct jtag_port *jp = &jpt;
  200. uint8_t i, j;
  201. x6500_jtag_set(jp, 0x11);
  202. // Need to reset here despite previous FPGA state, since we are programming all at once
  203. jtag_reset(jp);
  204. jtag_write(jp, JTAG_REG_IR, "\xd0", 6); // JPROGRAM
  205. // Poll each FPGA status individually since they might not be ready at the same time
  206. for (j = 0; j < 2; ++j) {
  207. x6500_jtag_set(jp, j ? 0x10 : 1);
  208. do {
  209. i = 0xd0; // Re-set JPROGRAM while reading status
  210. jtag_read(jp, JTAG_REG_IR, &i, 6);
  211. } while (i & 8);
  212. applog(LOG_DEBUG, "%s%c: JPROGRAM ready",
  213. x6500->dev_repr, 'a' + j);
  214. }
  215. x6500_jtag_set(jp, 0x11);
  216. jtag_write(jp, JTAG_REG_IR, "\xa0", 6); // CFG_IN
  217. nmsleep(1000);
  218. if (fread(buf, 32, 1, f) != 1)
  219. bailout2(LOG_ERR, "%s: File underrun programming %s (%lu bytes left)", x6500->dev_repr, x6500->device_path, len);
  220. jtag_swrite(jp, JTAG_REG_DR, buf, 256);
  221. len -= 32;
  222. // Put ft232r chip in asynchronous bitbang mode so we don't need to read back tdo
  223. // This takes upload time down from about an hour to about 3 minutes
  224. if (!ft232r_set_bitmode(ftdi, 0xee, 1))
  225. return false;
  226. if (!ft232r_purge_buffers(ftdi, FTDI_PURGE_BOTH))
  227. return false;
  228. jp->a->bufread = 0;
  229. jp->a->async = true;
  230. ssize_t buflen;
  231. char nextstatus = 25;
  232. while (len) {
  233. buflen = len < 32 ? len : 32;
  234. if (fread(buf, buflen, 1, f) != 1)
  235. bailout2(LOG_ERR, "%s: File underrun programming %s (%lu bytes left)", x6500->dev_repr, x6500->device_path, len);
  236. jtag_swrite_more(jp, buf, buflen * 8, len == (unsigned long)buflen);
  237. *pdone = 100 - ((len * 100) / flen);
  238. if (*pdone >= nextstatus)
  239. {
  240. nextstatus += 25;
  241. applog(LOG_WARNING, "%s: Programming %s... %d%% complete...", x6500->dev_repr, x6500->device_path, *pdone);
  242. }
  243. len -= buflen;
  244. }
  245. // Switch back to synchronous bitbang mode
  246. if (!ft232r_set_bitmode(ftdi, 0xee, 4))
  247. return false;
  248. if (!ft232r_purge_buffers(ftdi, FTDI_PURGE_BOTH))
  249. return false;
  250. jp->a->bufread = 0;
  251. jp->a->async = false;
  252. jp->a->bufread = 0;
  253. jtag_write(jp, JTAG_REG_IR, "\x30", 6); // JSTART
  254. for (i=0; i<16; ++i)
  255. jtag_run(jp);
  256. i = 0xff; // BYPASS
  257. jtag_read(jp, JTAG_REG_IR, &i, 6);
  258. if (!(i & 4))
  259. return false;
  260. applog(LOG_WARNING, "%s: Done programming %s", x6500->dev_repr, x6500->device_path);
  261. *pdone = 101;
  262. return true;
  263. }
  264. static bool x6500_change_clock(struct thr_info *thr, int multiplier)
  265. {
  266. struct x6500_fpga_data *fpga = thr->cgpu_data;
  267. struct jtag_port *jp = &fpga->jtag;
  268. x6500_set_register(jp, 0xD, multiplier * 2);
  269. ft232r_flush(jp->a->ftdi);
  270. fpga->dclk.freqM = multiplier;
  271. return true;
  272. }
  273. static bool x6500_dclk_change_clock(struct thr_info *thr, int multiplier)
  274. {
  275. struct cgpu_info *x6500 = thr->cgpu;
  276. struct x6500_fpga_data *fpga = thr->cgpu_data;
  277. uint8_t oldFreq = fpga->dclk.freqM;
  278. if (!x6500_change_clock(thr, multiplier)) {
  279. return false;
  280. }
  281. dclk_msg_freqchange(x6500->proc_repr, oldFreq * 2, fpga->dclk.freqM * 2, NULL);
  282. return true;
  283. }
  284. static bool x6500_thread_init(struct thr_info *thr)
  285. {
  286. struct cgpu_info *x6500 = thr->cgpu;
  287. struct ft232r_device_handle *ftdi = x6500->device_ft232r;
  288. // Setup mutex request based on notifier and pthread cond
  289. notifier_init(thr->mutex_request);
  290. pthread_cond_init(&x6500->device_cond, NULL);
  291. // This works because x6500_thread_init is only called for the first processor now that they're all using the same thread
  292. for ( ; x6500; x6500 = x6500->next_proc)
  293. {
  294. thr = x6500->thr[0];
  295. struct x6500_fpga_data *fpga;
  296. struct jtag_port *jp;
  297. int fpgaid = x6500->proc_id;
  298. uint8_t pinoffset = fpgaid ? 0x10 : 1;
  299. unsigned char buf[4] = {0};
  300. int i;
  301. if (!ftdi)
  302. return false;
  303. fpga = calloc(1, sizeof(*fpga));
  304. jp = &fpga->jtag;
  305. jp->a = x6500->device_data;
  306. x6500_jtag_set(jp, pinoffset);
  307. thr->cgpu_data = fpga;
  308. x6500->status = LIFE_INIT2;
  309. if (!jtag_reset(jp)) {
  310. applog(LOG_ERR, "%s: JTAG reset failed",
  311. x6500->dev_repr);
  312. return false;
  313. }
  314. i = jtag_detect(jp);
  315. if (i != 1) {
  316. applog(LOG_ERR, "%s: JTAG detect returned %d",
  317. x6500->dev_repr, i);
  318. return false;
  319. }
  320. if (!(1
  321. && jtag_write(jp, JTAG_REG_IR, "\x10", 6)
  322. && jtag_read (jp, JTAG_REG_DR, buf, 32)
  323. && jtag_reset(jp)
  324. )) {
  325. applog(LOG_ERR, "%s: JTAG error reading user code",
  326. x6500->dev_repr);
  327. return false;
  328. }
  329. if (memcmp(buf, X6500_BITSTREAM_USERID, 4)) {
  330. applog(LOG_ERR, "%"PRIprepr": FPGA not programmed",
  331. x6500->proc_repr);
  332. if (!x6500_fpga_upload_bitstream(x6500, jp))
  333. return false;
  334. } else if (opt_force_dev_init && x6500 == x6500->device) {
  335. applog(LOG_DEBUG, "%"PRIprepr": FPGA is already programmed, but --force-dev-init is set",
  336. x6500->proc_repr);
  337. if (!x6500_fpga_upload_bitstream(x6500, jp))
  338. return false;
  339. } else
  340. applog(LOG_DEBUG, "%s"PRIprepr": FPGA is already programmed :)",
  341. x6500->proc_repr);
  342. dclk_prepare(&fpga->dclk);
  343. x6500_change_clock(thr, X6500_DEFAULT_CLOCK / 2);
  344. for (i = 0; 0xffffffff != x6500_get_register(jp, 0xE); ++i)
  345. {}
  346. if (i)
  347. applog(LOG_WARNING, "%"PRIprepr": Flushed %d nonces from buffer at init",
  348. x6500->proc_repr, i);
  349. fpga->dclk.minGoodSamples = 3;
  350. fpga->freqMaxMaxM =
  351. fpga->dclk.freqMaxM = X6500_MAXIMUM_CLOCK / 2;
  352. fpga->dclk.freqMDefault = fpga->dclk.freqM;
  353. applog(LOG_WARNING, "%"PRIprepr": Frequency set to %u MHz (range: %u-%u)",
  354. x6500->proc_repr,
  355. fpga->dclk.freqM * 2,
  356. X6500_MINIMUM_CLOCK,
  357. fpga->dclk.freqMaxM * 2);
  358. }
  359. return true;
  360. }
  361. static
  362. void x6500_get_temperature(struct cgpu_info *x6500)
  363. {
  364. struct x6500_fpga_data *fpga = x6500->thr[0]->cgpu_data;
  365. struct jtag_port *jp = &fpga->jtag;
  366. struct ft232r_device_handle *ftdi = jp->a->ftdi;
  367. int i, code[2];
  368. bool sio[2];
  369. code[0] = 0;
  370. code[1] = 0;
  371. ft232r_flush(ftdi);
  372. if (!(ft232r_set_cbus_bits(ftdi, false, true))) return;
  373. if (!(ft232r_set_cbus_bits(ftdi, true, true))) return;
  374. if (!(ft232r_set_cbus_bits(ftdi, false, true))) return;
  375. if (!(ft232r_set_cbus_bits(ftdi, true, true))) return;
  376. if (!(ft232r_set_cbus_bits(ftdi, false, false))) return;
  377. for (i = 16; i--; ) {
  378. if (ft232r_set_cbus_bits(ftdi, true, false)) {
  379. if (!(ft232r_get_cbus_bits(ftdi, &sio[0], &sio[1]))) {
  380. return;
  381. }
  382. } else {
  383. return;
  384. }
  385. code[0] |= sio[0] << i;
  386. code[1] |= sio[1] << i;
  387. if (!ft232r_set_cbus_bits(ftdi, false, false)) {
  388. return;
  389. }
  390. }
  391. if (!(ft232r_set_cbus_bits(ftdi, false, true))) {
  392. return;
  393. }
  394. if (!(ft232r_set_cbus_bits(ftdi, true, true))) {
  395. return;
  396. }
  397. if (!(ft232r_set_cbus_bits(ftdi, false, true))) {
  398. return;
  399. }
  400. if (!ft232r_set_bitmode(ftdi, 0xee, 4)) {
  401. return;
  402. }
  403. ft232r_purge_buffers(jp->a->ftdi, FTDI_PURGE_BOTH);
  404. jp->a->bufread = 0;
  405. x6500 = x6500->device;
  406. for (i = 0; i < 2; ++i, x6500 = x6500->next_proc) {
  407. struct thr_info *thr = x6500->thr[0];
  408. fpga = thr->cgpu_data;
  409. if (!fpga) continue;
  410. if (code[i] == 0xffff || !code[i]) {
  411. fpga->temp = 0;
  412. continue;
  413. }
  414. if ((code[i] >> 15) & 1)
  415. code[i] -= 0x10000;
  416. fpga->temp = (float)(code[i] >> 2) * 0.03125f;
  417. applog(LOG_DEBUG,"x6500_get_temperature: fpga[%d]->temp=%.1fC",i,fpga->temp);
  418. int temperature = round(fpga->temp);
  419. if (temperature > x6500->targettemp + opt_hysteresis) {
  420. time_t now = time(NULL);
  421. if (fpga->last_cutoff_reduced != now) {
  422. fpga->last_cutoff_reduced = now;
  423. int oldFreq = fpga->dclk.freqM;
  424. if (x6500_change_clock(thr, oldFreq - 1))
  425. applog(LOG_NOTICE, "%"PRIprepr": Frequency dropped from %u to %u MHz (temp: %.1fC)",
  426. x6500->proc_repr,
  427. oldFreq * 2, fpga->dclk.freqM * 2,
  428. fpga->temp
  429. );
  430. fpga->dclk.freqMaxM = fpga->dclk.freqM;
  431. }
  432. }
  433. else
  434. if (fpga->dclk.freqMaxM < fpga->freqMaxMaxM && temperature < x6500->targettemp) {
  435. if (temperature < x6500->targettemp - opt_hysteresis) {
  436. fpga->dclk.freqMaxM = fpga->freqMaxMaxM;
  437. } else if (fpga->dclk.freqM == fpga->dclk.freqMaxM) {
  438. ++fpga->dclk.freqMaxM;
  439. }
  440. }
  441. }
  442. }
  443. static
  444. bool x6500_all_idle(struct cgpu_info *any_proc)
  445. {
  446. for (struct cgpu_info *proc = any_proc->device; proc; proc = proc->next_proc)
  447. if (proc->thr[0]->tv_poll.tv_sec != -1 || proc->deven == DEV_ENABLED)
  448. return false;
  449. return true;
  450. }
  451. static bool x6500_get_stats(struct cgpu_info *x6500)
  452. {
  453. float hottest = 0;
  454. if (x6500_all_idle(x6500)) {
  455. struct cgpu_info *cgpu = x6500->device;
  456. // Getting temperature more efficiently while running
  457. pthread_mutex_t *mutexp = &cgpu->device_mutex;
  458. mutex_lock(mutexp);
  459. notifier_wake(cgpu->thr[0]->mutex_request);
  460. pthread_cond_wait(&cgpu->device_cond, mutexp);
  461. x6500_get_temperature(x6500);
  462. pthread_cond_signal(&cgpu->device_cond);
  463. mutex_unlock(mutexp);
  464. }
  465. for (int i = x6500->threads; i--; ) {
  466. struct thr_info *thr = x6500->thr[i];
  467. struct x6500_fpga_data *fpga = thr->cgpu_data;
  468. if (!fpga)
  469. continue;
  470. float temp = fpga->temp;
  471. if (temp > hottest)
  472. hottest = temp;
  473. }
  474. x6500->temp = hottest;
  475. return true;
  476. }
  477. static
  478. bool get_x6500_upload_percent(char *buf, struct cgpu_info *x6500, __maybe_unused bool per_processor)
  479. {
  480. unsigned char pdone = *((unsigned char*)x6500->device_data - 1);
  481. if (pdone != 101) {
  482. tailsprintf(buf, "%3d%% ", pdone);
  483. return true;
  484. }
  485. return false;
  486. }
  487. static struct api_data*
  488. get_x6500_api_extra_device_status(struct cgpu_info *x6500)
  489. {
  490. struct api_data *root = NULL;
  491. struct thr_info *thr = x6500->thr[0];
  492. struct x6500_fpga_data *fpga = thr->cgpu_data;
  493. double d;
  494. if (fpga->temp)
  495. root = api_add_temp(root, "Temperature", &fpga->temp, true);
  496. d = (double)fpga->dclk.freqM * 2;
  497. root = api_add_freq(root, "Frequency", &d, true);
  498. d = (double)fpga->dclk.freqMaxM * 2;
  499. root = api_add_freq(root, "Cool Max Frequency", &d, true);
  500. d = (double)fpga->freqMaxMaxM * 2;
  501. root = api_add_freq(root, "Max Frequency", &d, true);
  502. return root;
  503. }
  504. static
  505. bool x6500_job_prepare(struct thr_info *thr, struct work *work, __maybe_unused uint64_t max_nonce)
  506. {
  507. struct cgpu_info *x6500 = thr->cgpu;
  508. struct x6500_fpga_data *fpga = thr->cgpu_data;
  509. struct jtag_port *jp = &fpga->jtag;
  510. for (int i = 1, j = 0; i < 9; ++i, j += 4)
  511. x6500_set_register(jp, i, fromlebytes(work->midstate, j));
  512. for (int i = 9, j = 64; i < 11; ++i, j += 4)
  513. x6500_set_register(jp, i, fromlebytes(work->data, j));
  514. x6500_get_temperature(x6500);
  515. ft232r_flush(jp->a->ftdi);
  516. fpga->prepwork_last_register = fromlebytes(work->data, 72);
  517. work->blk.nonce = 0xffffffff;
  518. return true;
  519. }
  520. static int64_t calc_hashes(struct thr_info *, struct timeval *);
  521. static
  522. void x6500_job_start(struct thr_info *thr)
  523. {
  524. struct cgpu_info *x6500 = thr->cgpu;
  525. struct x6500_fpga_data *fpga = thr->cgpu_data;
  526. struct jtag_port *jp = &fpga->jtag;
  527. struct timeval tv_now;
  528. if (thr->prev_work)
  529. {
  530. dclk_preUpdate(&fpga->dclk);
  531. dclk_updateFreq(&fpga->dclk, x6500_dclk_change_clock, thr);
  532. }
  533. x6500_set_register(jp, 11, fpga->prepwork_last_register);
  534. ft232r_flush(jp->a->ftdi);
  535. gettimeofday(&tv_now, NULL);
  536. if (!thr->prev_work)
  537. fpga->tv_hashstart = tv_now;
  538. else
  539. if (thr->prev_work != thr->work)
  540. calc_hashes(thr, &tv_now);
  541. fpga->hashes_left = 0x100000000;
  542. mt_job_transition(thr);
  543. if (opt_debug) {
  544. char xdata[161];
  545. bin2hex(xdata, thr->work->data, 80);
  546. applog(LOG_DEBUG, "%"PRIprepr": Started work: %s",
  547. x6500->proc_repr, xdata);
  548. }
  549. uint32_t usecs = 0x80000000 / fpga->dclk.freqM;
  550. usecs -= 1000000;
  551. timer_set_delay(&thr->tv_morework, &tv_now, usecs);
  552. timer_set_delay(&thr->tv_poll, &tv_now, 10000);
  553. job_start_complete(thr);
  554. }
  555. static
  556. int64_t calc_hashes(struct thr_info *thr, struct timeval *tv_now)
  557. {
  558. struct x6500_fpga_data *fpga = thr->cgpu_data;
  559. struct timeval tv_delta;
  560. int64_t hashes, hashes_left;
  561. timersub(tv_now, &fpga->tv_hashstart, &tv_delta);
  562. hashes = (((int64_t)tv_delta.tv_sec * 1000000) + tv_delta.tv_usec) * fpga->dclk.freqM * 2;
  563. hashes_left = fpga->hashes_left;
  564. if (unlikely(hashes > hashes_left))
  565. hashes = hashes_left;
  566. fpga->hashes_left -= hashes;
  567. hashes_done(thr, hashes, &tv_delta, NULL);
  568. fpga->tv_hashstart = *tv_now;
  569. return hashes;
  570. }
  571. static
  572. int64_t x6500_process_results(struct thr_info *thr, struct work *work)
  573. {
  574. struct cgpu_info *x6500 = thr->cgpu;
  575. struct x6500_fpga_data *fpga = thr->cgpu_data;
  576. struct jtag_port *jtag = &fpga->jtag;
  577. struct timeval tv_now;
  578. int64_t hashes;
  579. uint32_t nonce;
  580. bool bad;
  581. while (1) {
  582. gettimeofday(&tv_now, NULL);
  583. nonce = x6500_get_register(jtag, 0xE);
  584. if (nonce != 0xffffffff) {
  585. bad = !(work && test_nonce(work, nonce, false));
  586. if (!bad) {
  587. submit_nonce(thr, work, nonce);
  588. applog(LOG_DEBUG, "%"PRIprepr": Nonce for current work: %08lx",
  589. x6500->proc_repr,
  590. (unsigned long)nonce);
  591. dclk_gotNonces(&fpga->dclk);
  592. } else if (likely(thr->prev_work) && test_nonce(thr->prev_work, nonce, false)) {
  593. submit_nonce(thr, thr->prev_work, nonce);
  594. applog(LOG_DEBUG, "%"PRIprepr": Nonce for PREVIOUS work: %08lx",
  595. x6500->proc_repr,
  596. (unsigned long)nonce);
  597. } else {
  598. inc_hw_errors(thr, work, nonce);
  599. dclk_gotNonces(&fpga->dclk);
  600. dclk_errorCount(&fpga->dclk, 1.);
  601. }
  602. // Keep reading nonce buffer until it's empty
  603. // This is necessary to avoid getting hw errors from Freq B after we've moved on to Freq A
  604. continue;
  605. }
  606. hashes = calc_hashes(thr, &tv_now);
  607. break;
  608. }
  609. return hashes;
  610. }
  611. static
  612. void x6500_fpga_poll(struct thr_info *thr)
  613. {
  614. struct x6500_fpga_data *fpga = thr->cgpu_data;
  615. x6500_process_results(thr, thr->work);
  616. if (unlikely(!fpga->hashes_left))
  617. {
  618. mt_disable_start(thr);
  619. thr->tv_poll.tv_sec = -1;
  620. }
  621. else
  622. timer_set_delay_from_now(&thr->tv_poll, 10000);
  623. }
  624. struct device_drv x6500_api = {
  625. .dname = "x6500",
  626. .name = "XBS",
  627. .drv_detect = x6500_detect,
  628. .thread_prepare = x6500_prepare,
  629. .thread_init = x6500_thread_init,
  630. .get_stats = x6500_get_stats,
  631. .override_statline_temp = get_x6500_upload_percent,
  632. .get_api_extra_device_status = get_x6500_api_extra_device_status,
  633. .poll = x6500_fpga_poll,
  634. .minerloop = minerloop_async,
  635. .job_prepare = x6500_job_prepare,
  636. .job_start = x6500_job_start,
  637. // .thread_shutdown = x6500_fpga_shutdown,
  638. };