driver-x6500.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531
  1. /*
  2. * Copyright 2012 Luke Dashjr
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 3 of the License, or (at your option)
  7. * any later version. See COPYING for more details.
  8. */
  9. #include "config.h"
  10. #include <sys/time.h>
  11. #include <libusb.h>
  12. #include "compat.h"
  13. #include "dynclock.h"
  14. #include "jtag.h"
  15. #include "logging.h"
  16. #include "miner.h"
  17. #include "fpgautils.h"
  18. #include "ft232r.h"
  19. #define X6500_USB_PRODUCT "X6500 FPGA Miner"
  20. #define X6500_BITSTREAM_FILENAME "fpgaminer_top_fixed7_197MHz.bit"
  21. // NOTE: X6500_BITSTREAM_USERID is bitflipped
  22. #define X6500_BITSTREAM_USERID "\x40\x20\x24\x42"
  23. #define X6500_MINIMUM_CLOCK 2
  24. #define X6500_DEFAULT_CLOCK 190
  25. #define X6500_MAXIMUM_CLOCK 250
  26. struct device_api x6500_api;
  27. #define fromlebytes(ca, j) (ca[j] | (((uint16_t)ca[j+1])<<8) | (((uint32_t)ca[j+2])<<16) | (((uint32_t)ca[j+3])<<24))
  28. static
  29. void int2bits(uint32_t n, uint8_t *b, uint8_t bits)
  30. {
  31. uint8_t i;
  32. for (i = (bits + 7) / 8; i > 0; )
  33. b[--i] = 0;
  34. for (i = 0; i < bits; ++i) {
  35. if (n & 1)
  36. b[i/8] |= 0x80 >> (i % 8);
  37. n >>= 1;
  38. }
  39. }
  40. static
  41. uint32_t bits2int(uint8_t *b, uint8_t bits)
  42. {
  43. uint32_t n, i;
  44. n = 0;
  45. for (i = 0; i < bits; ++i)
  46. if (b[i/8] & (0x80 >> (i % 8)))
  47. n |= 1<<i;
  48. return n;
  49. }
  50. static
  51. void checksum(uint8_t *b, uint8_t bits)
  52. {
  53. uint8_t i;
  54. uint8_t checksum = 1;
  55. for(i = 0; i < bits; ++i)
  56. checksum ^= (b[i/8] & (0x80 >> (i % 8))) ? 1 : 0;
  57. if (checksum)
  58. b[i/8] |= 0x80 >> (i % 8);
  59. }
  60. static
  61. void x6500_jtag_set(struct jtag_port *jp, uint8_t pinoffset)
  62. {
  63. jp->tck = pinoffset << 3;
  64. jp->tms = pinoffset << 2;
  65. jp->tdi = pinoffset << 1;
  66. jp->tdo = pinoffset << 0;
  67. jp->ignored = ~(jp->tdo | jp->tdi | jp->tms | jp->tck);
  68. }
  69. static uint32_t x6500_get_register(struct jtag_port *jp, uint8_t addr);
  70. static
  71. void x6500_set_register(struct jtag_port *jp, uint8_t addr, uint32_t nv)
  72. {
  73. uint8_t buf[38];
  74. retry:
  75. jtag_write(jp, JTAG_REG_IR, "\x40", 6);
  76. int2bits(nv, &buf[0], 32);
  77. int2bits(addr, &buf[4], 4);
  78. buf[4] |= 8;
  79. checksum(buf, 37);
  80. jtag_write(jp, JTAG_REG_DR, buf, 38);
  81. jtag_run(jp);
  82. #ifdef DEBUG_X6500_SET_REGISTER
  83. if (x6500_get_register(jp, addr) != nv)
  84. #else
  85. if (0)
  86. #endif
  87. {
  88. applog(LOG_WARNING, "x6500_set_register failed %x=%08x", addr, nv);
  89. goto retry;
  90. }
  91. }
  92. static
  93. uint32_t x6500_get_register(struct jtag_port *jp, uint8_t addr)
  94. {
  95. uint8_t buf[4];
  96. jtag_write(jp, JTAG_REG_IR, "\x40", 6);
  97. int2bits(addr, &buf[0], 4);
  98. checksum(buf, 5);
  99. jtag_write(jp, JTAG_REG_DR, buf, 6);
  100. jtag_read (jp, JTAG_REG_DR, buf, 32);
  101. jtag_reset(jp);
  102. return bits2int(buf, 32);
  103. }
  104. static bool x6500_foundusb(libusb_device *dev, const char *product, const char *serial)
  105. {
  106. struct cgpu_info *x6500;
  107. x6500 = calloc(1, sizeof(*x6500));
  108. x6500->api = &x6500_api;
  109. mutex_init(&x6500->device_mutex);
  110. x6500->device_path = strdup(serial);
  111. x6500->deven = DEV_ENABLED;
  112. x6500->threads = 2;
  113. x6500->name = strdup(product);
  114. x6500->cutofftemp = 85;
  115. x6500->cgpu_data = dev;
  116. return add_cgpu(x6500);
  117. }
  118. static bool x6500_detect_one(const char *serial)
  119. {
  120. return ft232r_detect(X6500_USB_PRODUCT, serial, x6500_foundusb);
  121. }
  122. static int x6500_detect_auto()
  123. {
  124. return ft232r_detect(X6500_USB_PRODUCT, NULL, x6500_foundusb);
  125. }
  126. static void x6500_detect()
  127. {
  128. serial_detect_auto(&x6500_api, x6500_detect_one, x6500_detect_auto);
  129. }
  130. static bool x6500_prepare(struct thr_info *thr)
  131. {
  132. if (thr->device_thread)
  133. return true;
  134. struct cgpu_info *x6500 = thr->cgpu;
  135. mutex_init(&x6500->device_mutex);
  136. struct ft232r_device_handle *ftdi = ft232r_open(x6500->cgpu_data);
  137. x6500->device_ft232r = NULL;
  138. if (!ftdi)
  139. return false;
  140. if (!ft232r_set_bitmode(ftdi, 0xee, 4))
  141. return false;
  142. if (!ft232r_purge_buffers(ftdi, FTDI_PURGE_BOTH))
  143. return false;
  144. x6500->device_ft232r = ftdi;
  145. struct jtag_port_a *jtag_a;
  146. unsigned char *pdone = calloc(1, sizeof(*jtag_a) + 1);
  147. *pdone = 101;
  148. jtag_a = (void*)(pdone + 1);
  149. jtag_a->ftdi = ftdi;
  150. x6500->cgpu_data = jtag_a;
  151. return true;
  152. }
  153. struct x6500_fpga_data {
  154. struct jtag_port jtag;
  155. struct work prevwork;
  156. struct timeval tv_workstart;
  157. struct dclk_data dclk;
  158. };
  159. #define bailout2(...) do { \
  160. applog(__VA_ARGS__); \
  161. return false; \
  162. } while(0)
  163. static bool
  164. x6500_fpga_upload_bitstream(struct cgpu_info *x6500, struct jtag_port *jp1)
  165. {
  166. char buf[0x100];
  167. unsigned long len, flen;
  168. unsigned char *pdone = (unsigned char*)x6500->cgpu_data - 1;
  169. struct ft232r_device_handle *ftdi = jp1->a->ftdi;
  170. FILE *f = open_xilinx_bitstream(x6500, X6500_BITSTREAM_FILENAME, &len);
  171. if (!f)
  172. return false;
  173. flen = len;
  174. applog(LOG_WARNING, "%s %u: Programming %s...",
  175. x6500->api->name, x6500->device_id, x6500->device_path);
  176. x6500->status = LIFE_INIT;
  177. // "Magic" jtag_port configured to access both FPGAs concurrently
  178. struct jtag_port jpt = {
  179. .a = jp1->a,
  180. };
  181. struct jtag_port *jp = &jpt;
  182. uint8_t i, j;
  183. x6500_jtag_set(jp, 0x11);
  184. // Need to reset here despite previous FPGA state, since we are programming all at once
  185. jtag_reset(jp);
  186. jtag_write(jp, JTAG_REG_IR, "\xd0", 6); // JPROGRAM
  187. // Poll each FPGA status individually since they might not be ready at the same time
  188. for (j = 0; j < 2; ++j) {
  189. x6500_jtag_set(jp, j ? 0x10 : 1);
  190. do {
  191. i = 0xd0; // Re-set JPROGRAM while reading status
  192. jtag_read(jp, JTAG_REG_IR, &i, 6);
  193. } while (i & 8);
  194. applog(LOG_DEBUG, "%s %u.%u: JPROGRAM ready",
  195. x6500->api->name, x6500->device_id, j);
  196. }
  197. x6500_jtag_set(jp, 0x11);
  198. jtag_write(jp, JTAG_REG_IR, "\xa0", 6); // CFG_IN
  199. sleep(1);
  200. if (fread(buf, 32, 1, f) != 1)
  201. bailout2(LOG_ERR, "%s %u: File underrun programming %s (%d bytes left)", x6500->api->name, x6500->device_id, x6500->device_path, len);
  202. jtag_swrite(jp, JTAG_REG_DR, buf, 256);
  203. len -= 32;
  204. // Put ft232r chip in asynchronous bitbang mode so we don't need to read back tdo
  205. // This takes upload time down from about an hour to about 3 minutes
  206. if (!ft232r_set_bitmode(ftdi, 0xee, 1))
  207. return false;
  208. if (!ft232r_purge_buffers(ftdi, FTDI_PURGE_BOTH))
  209. return false;
  210. jp->a->async = true;
  211. ssize_t buflen;
  212. char nextstatus = 25;
  213. while (len) {
  214. buflen = len < 32 ? len : 32;
  215. if (fread(buf, buflen, 1, f) != 1)
  216. bailout2(LOG_ERR, "%s %u: File underrun programming %s (%d bytes left)", x6500->api->name, x6500->device_id, x6500->device_path, len);
  217. jtag_swrite_more(jp, buf, buflen * 8, len == (unsigned long)buflen);
  218. *pdone = 100 - ((len * 100) / flen);
  219. if (*pdone >= nextstatus)
  220. {
  221. nextstatus += 25;
  222. applog(LOG_WARNING, "%s %u: Programming %s... %d%% complete...", x6500->api->name, x6500->device_id, x6500->device_path, *pdone);
  223. }
  224. len -= buflen;
  225. }
  226. // Switch back to synchronous bitbang mode
  227. if (!ft232r_set_bitmode(ftdi, 0xee, 4))
  228. return false;
  229. if (!ft232r_purge_buffers(ftdi, FTDI_PURGE_BOTH))
  230. return false;
  231. jp->a->async = false;
  232. jp->a->bufread = 0;
  233. jtag_write(jp, JTAG_REG_IR, "\x30", 6); // JSTART
  234. for (i=0; i<16; ++i)
  235. jtag_run(jp);
  236. i = 0xff; // BYPASS
  237. jtag_read(jp, JTAG_REG_IR, &i, 6);
  238. if (!(i & 4))
  239. return false;
  240. applog(LOG_WARNING, "%s %u: Done programming %s", x6500->api->name, x6500->device_id, x6500->device_path);
  241. *pdone = 101;
  242. return true;
  243. }
  244. static bool x6500_change_clock(struct thr_info *thr, int multiplier)
  245. {
  246. struct x6500_fpga_data *fpga = thr->cgpu_data;
  247. struct jtag_port *jp = &fpga->jtag;
  248. x6500_set_register(jp, 0xD, multiplier * 2);
  249. ft232r_flush(jp->a->ftdi);
  250. fpga->dclk.freqM = multiplier;
  251. return true;
  252. }
  253. static bool x6500_dclk_change_clock(struct thr_info *thr, int multiplier)
  254. {
  255. struct cgpu_info *x6500 = thr->cgpu;
  256. char fpgaid = thr->device_thread;
  257. struct x6500_fpga_data *fpga = thr->cgpu_data;
  258. uint8_t oldFreq = fpga->dclk.freqM;
  259. mutex_lock(&x6500->device_mutex);
  260. if (!x6500_change_clock(thr, multiplier)) {
  261. mutex_unlock(&x6500->device_mutex);
  262. return false;
  263. }
  264. mutex_unlock(&x6500->device_mutex);
  265. char repr[0x10];
  266. sprintf(repr, "%s %u.%u", x6500->api->name, x6500->device_id, fpgaid);
  267. dclk_msg_freqchange(repr, oldFreq * 2, fpga->dclk.freqM * 2, NULL);
  268. return true;
  269. }
  270. static bool x6500_fpga_init(struct thr_info *thr)
  271. {
  272. struct cgpu_info *x6500 = thr->cgpu;
  273. struct ft232r_device_handle *ftdi = x6500->device_ft232r;
  274. struct x6500_fpga_data *fpga;
  275. struct jtag_port *jp;
  276. int fpgaid = thr->device_thread;
  277. uint8_t pinoffset = fpgaid ? 0x10 : 1;
  278. unsigned char buf[4];
  279. int i;
  280. if (!ftdi)
  281. return false;
  282. fpga = calloc(1, sizeof(*fpga));
  283. jp = &fpga->jtag;
  284. jp->a = x6500->cgpu_data;
  285. x6500_jtag_set(jp, pinoffset);
  286. mutex_lock(&x6500->device_mutex);
  287. if (!jtag_reset(jp)) {
  288. mutex_unlock(&x6500->device_mutex);
  289. applog(LOG_ERR, "%s %u: JTAG reset failed",
  290. x6500->api->name, x6500->device_id);
  291. return false;
  292. }
  293. i = jtag_detect(jp);
  294. if (i != 1) {
  295. mutex_unlock(&x6500->device_mutex);
  296. applog(LOG_ERR, "%s %u: JTAG detect returned %d",
  297. x6500->api->name, x6500->device_id, i);
  298. return false;
  299. }
  300. if (!(1
  301. && jtag_write(jp, JTAG_REG_IR, "\x10", 6)
  302. && jtag_read (jp, JTAG_REG_DR, buf, 32)
  303. && jtag_reset(jp)
  304. )) {
  305. mutex_unlock(&x6500->device_mutex);
  306. applog(LOG_ERR, "%s %u: JTAG error reading user code",
  307. x6500->api->name, x6500->device_id);
  308. return false;
  309. }
  310. if (memcmp(buf, X6500_BITSTREAM_USERID, 4)) {
  311. applog(LOG_ERR, "%s %u.%u: FPGA not programmed",
  312. x6500->api->name, x6500->device_id, fpgaid);
  313. if (!x6500_fpga_upload_bitstream(x6500, jp))
  314. return false;
  315. } else
  316. applog(LOG_DEBUG, "%s %u.%u: FPGA is already programmed :)",
  317. x6500->api->name, x6500->device_id, fpgaid);
  318. thr->cgpu_data = fpga;
  319. dclk_prepare(&fpga->dclk);
  320. fpga->dclk.freqMaxM = X6500_MAXIMUM_CLOCK / 2;
  321. x6500_change_clock(thr, X6500_DEFAULT_CLOCK / 2);
  322. fpga->dclk.freqMDefault = fpga->dclk.freqM;
  323. applog(LOG_WARNING, "%s %u.%u: Frequency set to %u Mhz (range: %u-%u)",
  324. x6500->api->name, x6500->device_id, fpgaid,
  325. fpga->dclk.freqM * 2,
  326. X6500_MINIMUM_CLOCK,
  327. fpga->dclk.freqMaxM * 2);
  328. mutex_unlock(&x6500->device_mutex);
  329. return true;
  330. }
  331. static void
  332. get_x6500_statline_before(char *buf, struct cgpu_info *x6500)
  333. {
  334. char info[18] = " | ";
  335. unsigned char pdone = *((unsigned char*)x6500->cgpu_data - 1);
  336. if (pdone != 101) {
  337. sprintf(&info[1], "%3d%%", pdone);
  338. info[5] = ' ';
  339. strcat(buf, info);
  340. return;
  341. }
  342. strcat(buf, " | ");
  343. }
  344. static
  345. bool x6500_start_work(struct thr_info *thr, struct work *work)
  346. {
  347. struct cgpu_info *x6500 = thr->cgpu;
  348. struct x6500_fpga_data *fpga = thr->cgpu_data;
  349. struct jtag_port *jp = &fpga->jtag;
  350. char fpgaid = thr->device_thread;
  351. mutex_lock(&x6500->device_mutex);
  352. for (int i = 1, j = 0; i < 9; ++i, j += 4)
  353. x6500_set_register(jp, i, fromlebytes(work->midstate, j));
  354. for (int i = 9, j = 64; i < 12; ++i, j += 4)
  355. x6500_set_register(jp, i, fromlebytes(work->data, j));
  356. ft232r_flush(jp->a->ftdi);
  357. gettimeofday(&fpga->tv_workstart, NULL);
  358. mutex_unlock(&x6500->device_mutex);
  359. if (opt_debug) {
  360. char *xdata = bin2hex(work->data, 80);
  361. applog(LOG_DEBUG, "%s %u.%u: Started work: %s",
  362. x6500->api->name, x6500->device_id, fpgaid, xdata);
  363. free(xdata);
  364. }
  365. return true;
  366. }
  367. static
  368. int64_t calc_hashes(struct x6500_fpga_data *fpga, struct timeval *tv_now)
  369. {
  370. struct timeval tv_delta;
  371. int64_t hashes;
  372. timersub(tv_now, &fpga->tv_workstart, &tv_delta);
  373. hashes = (((int64_t)tv_delta.tv_sec * 1000000) + tv_delta.tv_usec) * fpga->dclk.freqM * 2;
  374. if (unlikely(hashes > 0x100000000))
  375. hashes = 0x100000000;
  376. return hashes;
  377. }
  378. static
  379. int64_t x6500_process_results(struct thr_info *thr, struct work *work)
  380. {
  381. struct cgpu_info *x6500 = thr->cgpu;
  382. struct x6500_fpga_data *fpga = thr->cgpu_data;
  383. struct jtag_port *jtag = &fpga->jtag;
  384. char fpgaid = thr->device_thread;
  385. struct timeval tv_now;
  386. int64_t hashes;
  387. uint32_t nonce;
  388. bool bad;
  389. int imm_bad_nonces = 0, imm_nonces = 0;
  390. while (1) {
  391. mutex_lock(&x6500->device_mutex);
  392. gettimeofday(&tv_now, NULL);
  393. nonce = x6500_get_register(jtag, 0xE);
  394. mutex_unlock(&x6500->device_mutex);
  395. if (nonce != 0xffffffff) {
  396. ++imm_nonces;
  397. bad = !test_nonce(work, nonce, false);
  398. if (!bad) {
  399. submit_nonce(thr, work, nonce);
  400. applog(LOG_DEBUG, "%s %u.%u: Nonce for current work: %08lx",
  401. x6500->api->name, x6500->device_id, fpgaid,
  402. (unsigned long)nonce);
  403. } else if (test_nonce(&fpga->prevwork, nonce, false)) {
  404. submit_nonce(thr, &fpga->prevwork, nonce);
  405. applog(LOG_DEBUG, "%s %u.%u: Nonce for PREVIOUS work: %08lx",
  406. x6500->api->name, x6500->device_id, fpgaid,
  407. (unsigned long)nonce);
  408. } else {
  409. applog(LOG_DEBUG, "%s %u.%u: Nonce with H not zero : %08lx",
  410. x6500->api->name, x6500->device_id, fpgaid,
  411. (unsigned long)nonce);
  412. ++hw_errors;
  413. ++x6500->hw_errors;
  414. ++imm_bad_nonces;
  415. }
  416. }
  417. hashes = calc_hashes(fpga, &tv_now);
  418. if (thr->work_restart || hashes >= 0xf0000000)
  419. break;
  420. usleep(10000);
  421. hashes = calc_hashes(fpga, &tv_now);
  422. if (thr->work_restart || hashes >= 0xf0000000)
  423. break;
  424. }
  425. dclk_gotNonces(&fpga->dclk);
  426. if (imm_bad_nonces)
  427. dclk_errorCount(&fpga->dclk, ((double)imm_bad_nonces) / (double)imm_nonces);
  428. dclk_preUpdate(&fpga->dclk);
  429. dclk_updateFreq(&fpga->dclk, x6500_dclk_change_clock, thr);
  430. memcpy(&fpga->prevwork, work, sizeof(fpga->prevwork));
  431. return hashes;
  432. }
  433. static int64_t
  434. x6500_scanhash(struct thr_info *thr, struct work *work, int64_t __maybe_unused max_nonce)
  435. {
  436. if (!x6500_start_work(thr, work))
  437. return -1;
  438. int64_t hashes = x6500_process_results(thr, work);
  439. if (hashes > 0)
  440. work->blk.nonce += hashes;
  441. return hashes;
  442. }
  443. struct device_api x6500_api = {
  444. .dname = "x6500",
  445. .name = "XBS",
  446. .api_detect = x6500_detect,
  447. .thread_prepare = x6500_prepare,
  448. .thread_init = x6500_fpga_init,
  449. .get_statline_before = get_x6500_statline_before,
  450. .scanhash = x6500_scanhash,
  451. // .thread_shutdown = x6500_fpga_shutdown,
  452. };