driver-x6500.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802
  1. /*
  2. * Copyright 2012-2013 Luke Dashjr
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 3 of the License, or (at your option)
  7. * any later version. See COPYING for more details.
  8. */
  9. #include "config.h"
  10. #ifdef WIN32
  11. #include <winsock2.h>
  12. #endif
  13. #include <math.h>
  14. #include <sys/time.h>
  15. #include <libusb.h>
  16. #include "compat.h"
  17. #include "dynclock.h"
  18. #include "jtag.h"
  19. #include "logging.h"
  20. #include "miner.h"
  21. #include "fpgautils.h"
  22. #include "ft232r.h"
  23. #define X6500_USB_PRODUCT "X6500 FPGA Miner"
  24. #define X6500_BITSTREAM_FILENAME "fpgaminer_x6500-overclocker-0402.bit"
  25. // NOTE: X6500_BITSTREAM_USERID is bitflipped
  26. #define X6500_BITSTREAM_USERID "\x40\x20\x24\x42"
  27. #define X6500_MINIMUM_CLOCK 2
  28. #define X6500_DEFAULT_CLOCK 200
  29. #define X6500_MAXIMUM_CLOCK 250
  30. struct device_api x6500_api;
  31. #define fromlebytes(ca, j) (ca[j] | (((uint16_t)ca[j+1])<<8) | (((uint32_t)ca[j+2])<<16) | (((uint32_t)ca[j+3])<<24))
  32. static
  33. void int2bits(uint32_t n, uint8_t *b, uint8_t bits)
  34. {
  35. uint8_t i;
  36. for (i = (bits + 7) / 8; i > 0; )
  37. b[--i] = 0;
  38. for (i = 0; i < bits; ++i) {
  39. if (n & 1)
  40. b[i/8] |= 0x80 >> (i % 8);
  41. n >>= 1;
  42. }
  43. }
  44. static
  45. uint32_t bits2int(uint8_t *b, uint8_t bits)
  46. {
  47. uint32_t n, i;
  48. n = 0;
  49. for (i = 0; i < bits; ++i)
  50. if (b[i/8] & (0x80 >> (i % 8)))
  51. n |= 1<<i;
  52. return n;
  53. }
  54. static
  55. void checksum(uint8_t *b, uint8_t bits)
  56. {
  57. uint8_t i;
  58. uint8_t checksum = 1;
  59. for(i = 0; i < bits; ++i)
  60. checksum ^= (b[i/8] & (0x80 >> (i % 8))) ? 1 : 0;
  61. if (checksum)
  62. b[i/8] |= 0x80 >> (i % 8);
  63. }
  64. static
  65. void x6500_jtag_set(struct jtag_port *jp, uint8_t pinoffset)
  66. {
  67. jp->tck = pinoffset << 3;
  68. jp->tms = pinoffset << 2;
  69. jp->tdi = pinoffset << 1;
  70. jp->tdo = pinoffset << 0;
  71. jp->ignored = ~(jp->tdo | jp->tdi | jp->tms | jp->tck);
  72. }
  73. static uint32_t x6500_get_register(struct jtag_port *jp, uint8_t addr);
  74. static
  75. void x6500_set_register(struct jtag_port *jp, uint8_t addr, uint32_t nv)
  76. {
  77. uint8_t buf[38];
  78. retry:
  79. jtag_write(jp, JTAG_REG_IR, "\x40", 6);
  80. int2bits(nv, &buf[0], 32);
  81. int2bits(addr, &buf[4], 4);
  82. buf[4] |= 8;
  83. checksum(buf, 37);
  84. jtag_write(jp, JTAG_REG_DR, buf, 38);
  85. jtag_run(jp);
  86. #ifdef DEBUG_X6500_SET_REGISTER
  87. if (x6500_get_register(jp, addr) != nv)
  88. #else
  89. if (0)
  90. #endif
  91. {
  92. applog(LOG_WARNING, "x6500_set_register failed %x=%08x", addr, nv);
  93. goto retry;
  94. }
  95. }
  96. static
  97. uint32_t x6500_get_register(struct jtag_port *jp, uint8_t addr)
  98. {
  99. uint8_t buf[4] = {0};
  100. jtag_write(jp, JTAG_REG_IR, "\x40", 6);
  101. int2bits(addr, &buf[0], 4);
  102. checksum(buf, 5);
  103. jtag_write(jp, JTAG_REG_DR, buf, 6);
  104. jtag_read (jp, JTAG_REG_DR, buf, 32);
  105. jtag_reset(jp);
  106. return bits2int(buf, 32);
  107. }
  108. static bool x6500_foundusb(libusb_device *dev, const char *product, const char *serial)
  109. {
  110. struct cgpu_info *x6500;
  111. x6500 = calloc(1, sizeof(*x6500));
  112. x6500->api = &x6500_api;
  113. mutex_init(&x6500->device_mutex);
  114. x6500->device_path = strdup(serial);
  115. x6500->deven = DEV_ENABLED;
  116. x6500->threads = 1;
  117. x6500->procs = 2;
  118. x6500->name = strdup(product);
  119. x6500->cutofftemp = 85;
  120. x6500->cgpu_data = dev;
  121. return add_cgpu(x6500);
  122. }
  123. static bool x6500_detect_one(const char *serial)
  124. {
  125. return ft232r_detect(X6500_USB_PRODUCT, serial, x6500_foundusb);
  126. }
  127. static int x6500_detect_auto()
  128. {
  129. return ft232r_detect(X6500_USB_PRODUCT, NULL, x6500_foundusb);
  130. }
  131. static void x6500_detect()
  132. {
  133. serial_detect_auto(&x6500_api, x6500_detect_one, x6500_detect_auto);
  134. }
  135. static bool x6500_prepare(struct thr_info *thr)
  136. {
  137. struct cgpu_info *x6500 = thr->cgpu;
  138. if (x6500->proc_id)
  139. return true;
  140. struct ft232r_device_handle *ftdi = ft232r_open(x6500->cgpu_data);
  141. x6500->device_ft232r = NULL;
  142. if (!ftdi)
  143. return false;
  144. if (!ft232r_set_bitmode(ftdi, 0xee, 4))
  145. return false;
  146. if (!ft232r_purge_buffers(ftdi, FTDI_PURGE_BOTH))
  147. return false;
  148. x6500->device_ft232r = ftdi;
  149. struct jtag_port_a *jtag_a;
  150. unsigned char *pdone = calloc(1, sizeof(*jtag_a) + 1);
  151. *pdone = 101;
  152. jtag_a = (void*)(pdone + 1);
  153. jtag_a->ftdi = ftdi;
  154. x6500->cgpu_data = jtag_a;
  155. for (struct cgpu_info *slave = x6500->next_proc; slave; slave = slave->next_proc)
  156. {
  157. slave->device_ft232r = x6500->device_ft232r;
  158. slave->cgpu_data = x6500->cgpu_data;
  159. }
  160. return true;
  161. }
  162. struct x6500_fpga_data {
  163. struct jtag_port jtag;
  164. struct timeval tv_hashstart;
  165. int64_t hashes_left;
  166. struct dclk_data dclk;
  167. uint8_t freqMaxMaxM;
  168. // Time the clock was last reduced due to temperature
  169. time_t last_cutoff_reduced;
  170. float temp;
  171. uint32_t prepwork_last_register;
  172. };
  173. #define bailout2(...) do { \
  174. applog(__VA_ARGS__); \
  175. return false; \
  176. } while(0)
  177. static bool
  178. x6500_fpga_upload_bitstream(struct cgpu_info *x6500, struct jtag_port *jp1)
  179. {
  180. char buf[0x100];
  181. unsigned long len, flen;
  182. unsigned char *pdone = (unsigned char*)x6500->cgpu_data - 1;
  183. struct ft232r_device_handle *ftdi = jp1->a->ftdi;
  184. FILE *f = open_xilinx_bitstream(x6500->api->dname, x6500->dev_repr, X6500_BITSTREAM_FILENAME, &len);
  185. if (!f)
  186. return false;
  187. flen = len;
  188. applog(LOG_WARNING, "%s: Programming %s...",
  189. x6500->dev_repr, x6500->device_path);
  190. x6500->status = LIFE_INIT;
  191. // "Magic" jtag_port configured to access both FPGAs concurrently
  192. struct jtag_port jpt = {
  193. .a = jp1->a,
  194. };
  195. struct jtag_port *jp = &jpt;
  196. uint8_t i, j;
  197. x6500_jtag_set(jp, 0x11);
  198. // Need to reset here despite previous FPGA state, since we are programming all at once
  199. jtag_reset(jp);
  200. jtag_write(jp, JTAG_REG_IR, "\xd0", 6); // JPROGRAM
  201. // Poll each FPGA status individually since they might not be ready at the same time
  202. for (j = 0; j < 2; ++j) {
  203. x6500_jtag_set(jp, j ? 0x10 : 1);
  204. do {
  205. i = 0xd0; // Re-set JPROGRAM while reading status
  206. jtag_read(jp, JTAG_REG_IR, &i, 6);
  207. } while (i & 8);
  208. applog(LOG_DEBUG, "%s%c: JPROGRAM ready",
  209. x6500->dev_repr, 'a' + j);
  210. }
  211. x6500_jtag_set(jp, 0x11);
  212. jtag_write(jp, JTAG_REG_IR, "\xa0", 6); // CFG_IN
  213. sleep(1);
  214. if (fread(buf, 32, 1, f) != 1)
  215. bailout2(LOG_ERR, "%s: File underrun programming %s (%lu bytes left)", x6500->dev_repr, x6500->device_path, len);
  216. jtag_swrite(jp, JTAG_REG_DR, buf, 256);
  217. len -= 32;
  218. // Put ft232r chip in asynchronous bitbang mode so we don't need to read back tdo
  219. // This takes upload time down from about an hour to about 3 minutes
  220. if (!ft232r_set_bitmode(ftdi, 0xee, 1))
  221. return false;
  222. if (!ft232r_purge_buffers(ftdi, FTDI_PURGE_BOTH))
  223. return false;
  224. jp->a->bufread = 0;
  225. jp->a->async = true;
  226. ssize_t buflen;
  227. char nextstatus = 25;
  228. while (len) {
  229. buflen = len < 32 ? len : 32;
  230. if (fread(buf, buflen, 1, f) != 1)
  231. bailout2(LOG_ERR, "%s: File underrun programming %s (%lu bytes left)", x6500->dev_repr, x6500->device_path, len);
  232. jtag_swrite_more(jp, buf, buflen * 8, len == (unsigned long)buflen);
  233. *pdone = 100 - ((len * 100) / flen);
  234. if (*pdone >= nextstatus)
  235. {
  236. nextstatus += 25;
  237. applog(LOG_WARNING, "%s: Programming %s... %d%% complete...", x6500->dev_repr, x6500->device_path, *pdone);
  238. }
  239. len -= buflen;
  240. }
  241. // Switch back to synchronous bitbang mode
  242. if (!ft232r_set_bitmode(ftdi, 0xee, 4))
  243. return false;
  244. if (!ft232r_purge_buffers(ftdi, FTDI_PURGE_BOTH))
  245. return false;
  246. jp->a->bufread = 0;
  247. jp->a->async = false;
  248. jp->a->bufread = 0;
  249. jtag_write(jp, JTAG_REG_IR, "\x30", 6); // JSTART
  250. for (i=0; i<16; ++i)
  251. jtag_run(jp);
  252. i = 0xff; // BYPASS
  253. jtag_read(jp, JTAG_REG_IR, &i, 6);
  254. if (!(i & 4))
  255. return false;
  256. applog(LOG_WARNING, "%s: Done programming %s", x6500->dev_repr, x6500->device_path);
  257. *pdone = 101;
  258. return true;
  259. }
  260. static bool x6500_change_clock(struct thr_info *thr, int multiplier)
  261. {
  262. struct x6500_fpga_data *fpga = thr->cgpu_data;
  263. struct jtag_port *jp = &fpga->jtag;
  264. x6500_set_register(jp, 0xD, multiplier * 2);
  265. ft232r_flush(jp->a->ftdi);
  266. fpga->dclk.freqM = multiplier;
  267. return true;
  268. }
  269. static bool x6500_dclk_change_clock(struct thr_info *thr, int multiplier)
  270. {
  271. struct cgpu_info *x6500 = thr->cgpu;
  272. struct x6500_fpga_data *fpga = thr->cgpu_data;
  273. uint8_t oldFreq = fpga->dclk.freqM;
  274. if (!x6500_change_clock(thr, multiplier)) {
  275. return false;
  276. }
  277. dclk_msg_freqchange(x6500->proc_repr, oldFreq * 2, fpga->dclk.freqM * 2, NULL);
  278. return true;
  279. }
  280. static bool x6500_thread_init(struct thr_info *thr)
  281. {
  282. struct cgpu_info *x6500 = thr->cgpu;
  283. struct ft232r_device_handle *ftdi = x6500->device_ft232r;
  284. for ( ; x6500; x6500 = x6500->next_proc)
  285. {
  286. thr = x6500->thr[0];
  287. struct x6500_fpga_data *fpga;
  288. struct jtag_port *jp;
  289. int fpgaid = x6500->proc_id;
  290. uint8_t pinoffset = fpgaid ? 0x10 : 1;
  291. unsigned char buf[4] = {0};
  292. int i;
  293. if (!ftdi)
  294. return false;
  295. fpga = calloc(1, sizeof(*fpga));
  296. jp = &fpga->jtag;
  297. jp->a = x6500->cgpu_data;
  298. x6500_jtag_set(jp, pinoffset);
  299. thr->cgpu_data = fpga;
  300. if (!jtag_reset(jp)) {
  301. applog(LOG_ERR, "%s: JTAG reset failed",
  302. x6500->dev_repr);
  303. return false;
  304. }
  305. i = jtag_detect(jp);
  306. if (i != 1) {
  307. applog(LOG_ERR, "%s: JTAG detect returned %d",
  308. x6500->dev_repr, i);
  309. return false;
  310. }
  311. if (!(1
  312. && jtag_write(jp, JTAG_REG_IR, "\x10", 6)
  313. && jtag_read (jp, JTAG_REG_DR, buf, 32)
  314. && jtag_reset(jp)
  315. )) {
  316. applog(LOG_ERR, "%s: JTAG error reading user code",
  317. x6500->dev_repr);
  318. return false;
  319. }
  320. if (memcmp(buf, X6500_BITSTREAM_USERID, 4)) {
  321. applog(LOG_ERR, "%"PRIprepr": FPGA not programmed",
  322. x6500->proc_repr);
  323. if (!x6500_fpga_upload_bitstream(x6500, jp))
  324. return false;
  325. } else if (opt_force_dev_init && x6500->status == LIFE_INIT) {
  326. applog(LOG_DEBUG, "%"PRIprepr": FPGA is already programmed, but --force-dev-init is set",
  327. x6500->proc_repr);
  328. if (!x6500_fpga_upload_bitstream(x6500, jp))
  329. return false;
  330. } else
  331. applog(LOG_DEBUG, "%s"PRIprepr": FPGA is already programmed :)",
  332. x6500->proc_repr);
  333. dclk_prepare(&fpga->dclk);
  334. x6500_change_clock(thr, X6500_DEFAULT_CLOCK / 2);
  335. for (i = 0; 0xffffffff != x6500_get_register(jp, 0xE); ++i)
  336. {}
  337. if (i)
  338. applog(LOG_WARNING, "%"PRIprepr": Flushed %d nonces from buffer at init",
  339. x6500->proc_repr, i);
  340. fpga->dclk.minGoodSamples = 3;
  341. fpga->freqMaxMaxM =
  342. fpga->dclk.freqMaxM = X6500_MAXIMUM_CLOCK / 2;
  343. fpga->dclk.freqMDefault = fpga->dclk.freqM;
  344. applog(LOG_WARNING, "%"PRIprepr": Frequency set to %u MHz (range: %u-%u)",
  345. x6500->proc_repr,
  346. fpga->dclk.freqM * 2,
  347. X6500_MINIMUM_CLOCK,
  348. fpga->dclk.freqMaxM * 2);
  349. }
  350. return true;
  351. }
  352. static
  353. void x6500_get_temperature(struct cgpu_info *x6500)
  354. {
  355. struct x6500_fpga_data *fpga = x6500->thr[0]->cgpu_data;
  356. struct jtag_port *jp = &fpga->jtag;
  357. struct ft232r_device_handle *ftdi = jp->a->ftdi;
  358. int i, code[2];
  359. bool sio[2];
  360. code[0] = 0;
  361. code[1] = 0;
  362. ft232r_flush(ftdi);
  363. if (!(ft232r_set_cbus_bits(ftdi, false, true))) return;
  364. if (!(ft232r_set_cbus_bits(ftdi, true, true))) return;
  365. if (!(ft232r_set_cbus_bits(ftdi, false, true))) return;
  366. if (!(ft232r_set_cbus_bits(ftdi, true, true))) return;
  367. if (!(ft232r_set_cbus_bits(ftdi, false, false))) return;
  368. for (i = 16; i--; ) {
  369. if (ft232r_set_cbus_bits(ftdi, true, false)) {
  370. if (!(ft232r_get_cbus_bits(ftdi, &sio[0], &sio[1]))) {
  371. return;
  372. }
  373. } else {
  374. return;
  375. }
  376. code[0] |= sio[0] << i;
  377. code[1] |= sio[1] << i;
  378. if (!ft232r_set_cbus_bits(ftdi, false, false)) {
  379. return;
  380. }
  381. }
  382. if (!(ft232r_set_cbus_bits(ftdi, false, true))) {
  383. return;
  384. }
  385. if (!(ft232r_set_cbus_bits(ftdi, true, true))) {
  386. return;
  387. }
  388. if (!(ft232r_set_cbus_bits(ftdi, false, true))) {
  389. return;
  390. }
  391. if (!ft232r_set_bitmode(ftdi, 0xee, 4)) {
  392. return;
  393. }
  394. ft232r_purge_buffers(jp->a->ftdi, FTDI_PURGE_BOTH);
  395. jp->a->bufread = 0;
  396. x6500 = x6500->device;
  397. for (i = 0; i < 2; ++i, x6500 = x6500->next_proc) {
  398. struct thr_info *thr = x6500->thr[0];
  399. fpga = thr->cgpu_data;
  400. if (!fpga) continue;
  401. if (code[i] == 0xffff || !code[i]) {
  402. fpga->temp = 0;
  403. continue;
  404. }
  405. if ((code[i] >> 15) & 1)
  406. code[i] -= 0x10000;
  407. fpga->temp = (float)(code[i] >> 2) * 0.03125f;
  408. applog(LOG_DEBUG,"x6500_get_temperature: fpga[%d]->temp=%.1fC",i,fpga->temp);
  409. int temperature = round(fpga->temp);
  410. if (temperature > x6500->targettemp + opt_hysteresis) {
  411. time_t now = time(NULL);
  412. if (fpga->last_cutoff_reduced != now) {
  413. fpga->last_cutoff_reduced = now;
  414. int oldFreq = fpga->dclk.freqM;
  415. if (x6500_change_clock(thr, oldFreq - 1))
  416. applog(LOG_NOTICE, "%"PRIprepr": Frequency dropped from %u to %u MHz (temp: %.1fC)",
  417. x6500->proc_repr,
  418. oldFreq * 2, fpga->dclk.freqM * 2,
  419. fpga->temp
  420. );
  421. fpga->dclk.freqMaxM = fpga->dclk.freqM;
  422. }
  423. }
  424. else
  425. if (fpga->dclk.freqMaxM < fpga->freqMaxMaxM && temperature < x6500->targettemp) {
  426. if (temperature < x6500->targettemp - opt_hysteresis) {
  427. fpga->dclk.freqMaxM = fpga->freqMaxMaxM;
  428. } else if (fpga->dclk.freqM == fpga->dclk.freqMaxM) {
  429. ++fpga->dclk.freqMaxM;
  430. }
  431. }
  432. }
  433. }
  434. static
  435. bool x6500_all_idle(struct cgpu_info *any_proc)
  436. {
  437. for (struct cgpu_info *proc = any_proc->device; proc; proc = proc->next_proc)
  438. if (proc->thr[0]->tv_poll.tv_sec != -1)
  439. return false;
  440. return true;
  441. }
  442. static bool x6500_get_stats(struct cgpu_info *x6500)
  443. {
  444. float hottest = 0;
  445. if (x6500_all_idle(x6500)) {
  446. // Getting temperature more efficiently while running
  447. pthread_mutex_t *mutexp = &x6500->device->device_mutex;
  448. mutex_lock(mutexp);
  449. if (x6500_all_idle(x6500))
  450. x6500_get_temperature(x6500);
  451. mutex_unlock(mutexp);
  452. }
  453. for (int i = x6500->threads; i--; ) {
  454. struct thr_info *thr = x6500->thr[i];
  455. struct x6500_fpga_data *fpga = thr->cgpu_data;
  456. if (!fpga)
  457. continue;
  458. float temp = fpga->temp;
  459. if (temp > hottest)
  460. hottest = temp;
  461. }
  462. x6500->temp = hottest;
  463. return true;
  464. }
  465. static
  466. bool get_x6500_upload_percent(char *buf, struct cgpu_info *x6500)
  467. {
  468. char info[18] = " | ";
  469. unsigned char pdone = *((unsigned char*)x6500->cgpu_data - 1);
  470. if (pdone != 101) {
  471. sprintf(&info[1], "%3d%%", pdone);
  472. info[5] = ' ';
  473. strcat(buf, info);
  474. return true;
  475. }
  476. return false;
  477. }
  478. static
  479. void get_x6500_statline_before(char *buf, struct cgpu_info *x6500)
  480. {
  481. if (get_x6500_upload_percent(buf, x6500))
  482. return;
  483. char info[18] = " | ";
  484. struct x6500_fpga_data *fpga = x6500->thr[0]->cgpu_data;
  485. if (fpga->temp) {
  486. sprintf(&info[1], "%.1fC", fpga->temp);
  487. info[strlen(info)] = ' ';
  488. strcat(buf, info);
  489. return;
  490. }
  491. strcat(buf, " | ");
  492. }
  493. static
  494. void get_x6500_dev_statline_before(char *buf, struct cgpu_info *x6500)
  495. {
  496. if (get_x6500_upload_percent(buf, x6500))
  497. return;
  498. char info[18] = " | ";
  499. struct x6500_fpga_data *fpga0 = x6500->thr[0]->cgpu_data;
  500. struct x6500_fpga_data *fpga1 = x6500->next_proc->thr[0]->cgpu_data;
  501. if (x6500->temp) {
  502. sprintf(&info[1], "%.1fC/%.1fC", fpga0->temp, fpga1->temp);
  503. info[strlen(info)] = ' ';
  504. strcat(buf, info);
  505. return;
  506. }
  507. strcat(buf, " | ");
  508. }
  509. static struct api_data*
  510. get_x6500_api_extra_device_status(struct cgpu_info *x6500)
  511. {
  512. struct api_data *root = NULL;
  513. struct thr_info *thr = x6500->thr[0];
  514. struct x6500_fpga_data *fpga = thr->cgpu_data;
  515. double d;
  516. if (fpga->temp)
  517. root = api_add_temp(root, "Temperature", &fpga->temp, true);
  518. d = (double)fpga->dclk.freqM * 2 * 1000000.;
  519. root = api_add_freq(root, "Frequency", &d, true);
  520. d = (double)fpga->dclk.freqMaxM * 2 * 1000000.;
  521. root = api_add_freq(root, "Cool Max Frequency", &d, true);
  522. d = (double)fpga->freqMaxMaxM * 2 * 1000000.;
  523. root = api_add_freq(root, "Max Frequency", &d, true);
  524. return root;
  525. }
  526. static
  527. bool x6500_job_prepare(struct thr_info *thr, struct work *work, __maybe_unused uint64_t max_nonce)
  528. {
  529. struct cgpu_info *x6500 = thr->cgpu;
  530. struct x6500_fpga_data *fpga = thr->cgpu_data;
  531. struct jtag_port *jp = &fpga->jtag;
  532. if (x6500_all_idle(x6500))
  533. {
  534. // Neither FPGA is running, so make sure we're not doing a temperature check
  535. pthread_mutex_t *mutexp = &x6500->device->device_mutex;
  536. mutex_lock(mutexp);
  537. }
  538. for (int i = 1, j = 0; i < 9; ++i, j += 4)
  539. x6500_set_register(jp, i, fromlebytes(work->midstate, j));
  540. for (int i = 9, j = 64; i < 11; ++i, j += 4)
  541. x6500_set_register(jp, i, fromlebytes(work->data, j));
  542. x6500_get_temperature(x6500);
  543. ft232r_flush(jp->a->ftdi);
  544. fpga->prepwork_last_register = fromlebytes(work->data, 72);
  545. work->blk.nonce = 0xffffffff;
  546. return true;
  547. }
  548. static int64_t calc_hashes(struct thr_info *, struct timeval *);
  549. static
  550. void x6500_job_start(struct thr_info *thr)
  551. {
  552. struct cgpu_info *x6500 = thr->cgpu;
  553. struct x6500_fpga_data *fpga = thr->cgpu_data;
  554. struct jtag_port *jp = &fpga->jtag;
  555. struct timeval tv_now;
  556. if (thr->prev_work)
  557. {
  558. dclk_preUpdate(&fpga->dclk);
  559. dclk_updateFreq(&fpga->dclk, x6500_dclk_change_clock, thr);
  560. }
  561. x6500_set_register(jp, 11, fpga->prepwork_last_register);
  562. ft232r_flush(jp->a->ftdi);
  563. gettimeofday(&tv_now, NULL);
  564. if (!thr->prev_work)
  565. fpga->tv_hashstart = tv_now;
  566. else
  567. if (thr->prev_work != thr->work)
  568. calc_hashes(thr, &tv_now);
  569. fpga->hashes_left = 0x100000000;
  570. if (x6500_all_idle(x6500))
  571. {
  572. pthread_mutex_t *mutexp = &x6500->device->device_mutex;
  573. mutex_unlock(mutexp);
  574. }
  575. if (opt_debug) {
  576. char *xdata = bin2hex(thr->work->data, 80);
  577. applog(LOG_DEBUG, "%"PRIprepr": Started work: %s",
  578. x6500->proc_repr, xdata);
  579. free(xdata);
  580. }
  581. uint32_t usecs = 0x80000000 / fpga->dclk.freqM;
  582. usecs -= 1000000;
  583. timer_set_delay(&thr->tv_morework, &tv_now, usecs);
  584. timer_set_delay(&thr->tv_poll, &tv_now, 10000);
  585. }
  586. static
  587. int64_t calc_hashes(struct thr_info *thr, struct timeval *tv_now)
  588. {
  589. struct x6500_fpga_data *fpga = thr->cgpu_data;
  590. struct timeval tv_delta;
  591. int64_t hashes, hashes_left;
  592. timersub(tv_now, &fpga->tv_hashstart, &tv_delta);
  593. hashes = (((int64_t)tv_delta.tv_sec * 1000000) + tv_delta.tv_usec) * fpga->dclk.freqM * 2;
  594. hashes_left = fpga->hashes_left;
  595. if (unlikely(hashes > hashes_left))
  596. hashes = hashes_left;
  597. fpga->hashes_left -= hashes;
  598. hashes_done(thr, hashes, &tv_delta, NULL);
  599. fpga->tv_hashstart = *tv_now;
  600. return hashes;
  601. }
  602. static
  603. int64_t x6500_process_results(struct thr_info *thr, struct work *work)
  604. {
  605. struct cgpu_info *x6500 = thr->cgpu;
  606. struct x6500_fpga_data *fpga = thr->cgpu_data;
  607. struct jtag_port *jtag = &fpga->jtag;
  608. struct timeval tv_now;
  609. int64_t hashes;
  610. uint32_t nonce;
  611. bool bad;
  612. while (1) {
  613. gettimeofday(&tv_now, NULL);
  614. nonce = x6500_get_register(jtag, 0xE);
  615. if (nonce != 0xffffffff) {
  616. bad = !(work && test_nonce(work, nonce, false));
  617. if (!bad) {
  618. submit_nonce(thr, work, nonce);
  619. applog(LOG_DEBUG, "%"PRIprepr": Nonce for current work: %08lx",
  620. x6500->proc_repr,
  621. (unsigned long)nonce);
  622. dclk_gotNonces(&fpga->dclk);
  623. } else if (likely(thr->prev_work) && test_nonce(thr->prev_work, nonce, false)) {
  624. submit_nonce(thr, thr->prev_work, nonce);
  625. applog(LOG_DEBUG, "%"PRIprepr": Nonce for PREVIOUS work: %08lx",
  626. x6500->proc_repr,
  627. (unsigned long)nonce);
  628. } else {
  629. applog(LOG_DEBUG, "%"PRIprepr": Nonce with H not zero : %08lx",
  630. x6500->proc_repr,
  631. (unsigned long)nonce);
  632. ++hw_errors;
  633. ++x6500->hw_errors;
  634. dclk_gotNonces(&fpga->dclk);
  635. dclk_errorCount(&fpga->dclk, 1.);
  636. }
  637. // Keep reading nonce buffer until it's empty
  638. // This is necessary to avoid getting hw errors from Freq B after we've moved on to Freq A
  639. continue;
  640. }
  641. hashes = calc_hashes(thr, &tv_now);
  642. break;
  643. }
  644. return hashes;
  645. }
  646. static
  647. void x6500_fpga_poll(struct thr_info *thr)
  648. {
  649. struct x6500_fpga_data *fpga = thr->cgpu_data;
  650. x6500_process_results(thr, thr->work);
  651. if (unlikely(!fpga->hashes_left))
  652. {
  653. mt_disable_start(thr);
  654. thr->tv_poll.tv_sec = -1;
  655. }
  656. else
  657. timer_set_delay_from_now(&thr->tv_poll, 10000);
  658. }
  659. struct device_api x6500_api = {
  660. .dname = "x6500",
  661. .name = "XBS",
  662. .api_detect = x6500_detect,
  663. .get_dev_statline_before = get_x6500_dev_statline_before,
  664. .thread_prepare = x6500_prepare,
  665. .thread_init = x6500_thread_init,
  666. .get_stats = x6500_get_stats,
  667. .get_statline_before = get_x6500_statline_before,
  668. .get_api_extra_device_status = get_x6500_api_extra_device_status,
  669. .poll = x6500_fpga_poll,
  670. .minerloop = minerloop_async,
  671. .job_prepare = x6500_job_prepare,
  672. .job_start = x6500_job_start,
  673. // .thread_shutdown = x6500_fpga_shutdown,
  674. };