dynclock.c 2.9 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495
  1. /*
  2. * Copyright 2012 Luke Dashjr
  3. * Copyright 2012 nelisky.btc@gmail.com
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the Free
  7. * Software Foundation; either version 3 of the License, or (at your option)
  8. * any later version. See COPYING for more details.
  9. */
  10. #include "dynclock.h"
  11. #include "miner.h"
  12. void dclk_prepare(struct dclk_data *data)
  13. {
  14. *data = (struct dclk_data){
  15. .minGoodSamples = 150.,
  16. };
  17. }
  18. void dclk_msg_freqchange(const char *repr, int oldFreq, int newFreq, const char *tail)
  19. {
  20. applog(LOG_NOTICE, "%s: Frequency %s from %u to %u Mhz%s",
  21. repr,
  22. (oldFreq > newFreq ? "dropped" : "raised "),
  23. oldFreq, newFreq,
  24. tail ?: ""
  25. );
  26. }
  27. bool dclk_updateFreq(struct dclk_data *data, dclk_change_clock_func_t changeclock, struct thr_info *thr)
  28. {
  29. struct cgpu_info *cgpu = thr->cgpu;
  30. uint8_t freqMDefault = data->freqMDefault;
  31. int i, maxM, bestM;
  32. double bestR, r;
  33. bool rv = true;
  34. if (freqMDefault > data->freqMaxM)
  35. // This occurs when the device in question adjusts its MaxM down due to temperature or similar reasons
  36. freqMDefault = data->freqMaxM;
  37. for (i = 0; i < data->freqMaxM; i++)
  38. if (data->maxErrorRate[i + 1] * i < data->maxErrorRate[i] * (i + 20))
  39. data->maxErrorRate[i + 1] = data->maxErrorRate[i] * (1.0 + 20.0 / i);
  40. maxM = 0;
  41. while (maxM < freqMDefault && data->maxErrorRate[maxM + 1] < DCLK_MAXMAXERRORRATE)
  42. maxM++;
  43. while (maxM < data->freqMaxM && data->maxErrorRate[maxM + 1] < DCLK_MAXMAXERRORRATE && data->errorWeight[maxM] >= data->minGoodSamples)
  44. maxM++;
  45. bestM = 0;
  46. bestR = 0;
  47. for (i = 0; i <= maxM; i++) {
  48. r = (i + 1 + (i == data->freqM? DCLK_ERRORHYSTERESIS: 0)) * (1 - data->maxErrorRate[i]);
  49. if (r > bestR) {
  50. bestM = i;
  51. bestR = r;
  52. }
  53. }
  54. if (bestM != data->freqM) {
  55. rv = changeclock(thr, bestM);
  56. }
  57. maxM = freqMDefault;
  58. while (maxM < data->freqMaxM && data->errorWeight[maxM + 1] > 100)
  59. maxM++;
  60. if ((bestM < (1.0 - DCLK_OVERHEATTHRESHOLD) * maxM) && bestM < maxM - 1) {
  61. applog(LOG_ERR, "%s %u: frequency drop of %.1f%% detect. This may be caused by overheating. FPGA is shut down to prevent damage.",
  62. cgpu->api->name, cgpu->device_id,
  63. (1.0 - 1.0 * bestM / maxM) * 100);
  64. return false;
  65. }
  66. return rv;
  67. }
  68. void dclk_gotNonces(struct dclk_data *data)
  69. {
  70. data->errorCount[data->freqM] *= 0.995;
  71. data->errorWeight[data->freqM] = data->errorWeight[data->freqM] * 0.995 + 1.0;
  72. }
  73. void dclk_errorCount(struct dclk_data *data, double portion)
  74. {
  75. data->errorCount[data->freqM] += portion;
  76. }
  77. void dclk_preUpdate(struct dclk_data *data)
  78. {
  79. data->errorRate[data->freqM] = data->errorCount[data->freqM] / data->errorWeight[data->freqM] * (data->errorWeight[data->freqM] < 100 ? data->errorWeight[data->freqM] * 0.01 : 1.0);
  80. if (data->errorRate[data->freqM] > data->maxErrorRate[data->freqM])
  81. data->maxErrorRate[data->freqM] = data->errorRate[data->freqM];
  82. }